

# IPC-SM-782 Surface Mount Design and Land Pattern Standard

| A        | PLCC (Square) |
|----------|---------------|
| Revision | Subject       |
| 5/96     | 12.1          |
| Date     | Section       |

## 1.0 SCOPE

This subsection provides the component and land pattern dimensions for plastic leaded chip carriers, square (PLCC components) with J leads on four sides. Basic construction of the PLCC device is also covered. At the end of this subsection is a listing of the tolerances and target solder joint dimensions used to arrive at the land pattern dimensions.

## 2.0 APPLICABLE DOCUMENTS

See Section 12.0 for documents applicable to the subsections.

### 2.1 Electronic Industries Association (EIA)

JEDEC Publication 95 Registered and Standard Outlines for Solid State and Related Products, "Plastic Chip Carrier (PLCC) Family, 1.27 mm [0.050 in] Lead Spacing, Square," Outline MO-047, issue "B," dated 11/88

Application for copies should be addressed to: Global Engineering Documents 1990 M Street N.W. Washington, DC

#### 3.0 COMPONENT DESCRIPTIONS

Plastic leaded chip carriers are employed where a hermetic seal is not required. Other constraints include limited temperature range (typically 0°C or 70°C) and nominal environmental protection. As with plastic DIPs, they have the advantage of low cost as compared to ceramic packages.



Figure 1 PLCC (Square)

**3.1.1 Pre-molded Plastic Chip Carriers** The pre-molded plastic chip carrier was designed to be connected to the P&I substrate by means of a socket. Spring pressure on both sides of the package is intended to constrain movement as well as allow for substrate warpage as high as 0.5%. Solder \* attach to the P&I substrate is also possible. The design is also intended to make use of silicone encapsulant technology for chip coverage and protection.

**3.1.2 Post-molded Plastic Chip Carriers** The postmolded plastic leaded chip carrier is composed of a composite metal/dielectric assembly that includes a conductor lead frame and a molded insulating body. Compared to the premolded package which has an aperture for mounting microelectronic components, the post-molded package comes complete with no apertures. In both types of plastic chip carriers, all necessary plating operations are performed by the package manufacturer to eliminate tinning or plating by the user.

The Joint Device Engineering Council (JEDEC) defines the Type A Leaded Chip Carrier as a plastic package with leads wrapped down and around the body on all four sides. This package can be either directly mounted to a printed wiring board or used with a socket. It is available with 28, 44, 52, 68, 84, 100, or 124 leads. This family is based on 1.27 mm [0.050 in] lead pitch. The original mechanical outlino drawing of this package was defined based on a premolded package. However, actual construction is not specified and the package could be of post-molded construction.

Post-molded packages which have J-lead configuration and are JEDC standard MO-047, are available in 20-, 28-, 44-, 52-, 68-, 84-, 100- and 124-lead counts with the same spacing.

**3.1.3 Marking** All parts shall be marked with a part number and "Pin 1" location. "Pin 1" location may be molded into the plastic body.

**3.1.4 Carrier Package Format** Bulk rods, 24 mm tape/ 8–12 mm pitch is preferred for best handling. Tube carriers are also used.

**3.1.5 Resistance to Soldering** Parts should be capable of withstanding ten cycles through a standard reflow system operating at 215°C. Each cycle shall consist of 60 seconds exposure at 215°C. Parts must also be capable of withstanding a minimum of 10 seconds immersion in molten solder at 260°C.

Page 1 of 4

| IPC-SM-782 | Subject PLCC (Square) | Date<br><b>5/96</b> |
|------------|-----------------------|---------------------|
| Section    |                       | Revision            |
| 12.1       |                       | Α                   |

## 4.0 COMPONENT DIMENSIONS

Figure 2 provides the component dimensions for PLCC (Square) components.



Figure 2 PLCC (Square)

Page 2 of 4

|            |               | Date     |
|------------|---------------|----------|
|            | Subject       | 5/96     |
| IPC-SM-782 | PLCC (Square) | Revision |
| Section    |               | Α        |
| 12.1       |               |          |

## 5.0 LAND PATTERN DIMENSIONS

Figure 3 provides the land pattern dimensions for PLCC (Square) components These numbers represent industry consensus on the best dimensions based on empirical knowledge of fabricated land patterns.

In the table, the dimensions shown are at maximum material condition (MMC). The least material condition (LMC) should not exceed the fabrication (F) allowance shown on page 4.

The LMC and the MMC provide the limits for each dimension.

The dotted line in Figure 3 shows the grid placement courtyard which is the area required to place land patterns and their respective components in adjacent proximity without interference or shorting. Numbers in the table represent the number of grid elements (each element is 0.5 by 0.5 mm) in accordance with the international grid detailed in IEC publication 97.



Figure 3 PLCC (Square) land pattern dimensions

|            | Subject       | Date     |
|------------|---------------|----------|
| IPC-SM-782 | PLCC (Square) | 5/96     |
| Section    |               | Revision |
| 12.1       |               | Α        |

### 6.0 TOLERANCE AND SOLDER JOINT ANALYSIS

Figure 4 provides an analysis of tolerance assumptions and resultant solder joints based on the land pattern dimensions shown in Figure 3. Tolerances for the component dimensions, the land pattern dimensions (fabrication tolerances on the interconnecting substrate), and the component placement equipment accuracy are all taken into consideration.

Figure 4 provides the solder joint minimums for toe, heel, and side fillets, as discussed in Section 3.3. The tolerances are addressed in a statistical mode, and assume even distribution of the tolerances for component, fabrication, and placement accuracy.

Individual tolerances for fabrication ("F") and component placement equipment accuracy ("P") are assumed to be asgiven in the table. These numbers may be modified based on user equipment capability or fabrication criteria. Component tolerance ranges ( $C_L$ ,  $C_S$ , and  $C_W$ ) are derived by subtracting minimum from maximum dimensions given in Figure 2. The user may also modify these numbers, based on experience with their suppliers. Modification of tolerances may result in alternate land patterns (patterns with dimensions other than the IPC registered land pattern dimensions).

The dimensions for minimum solder fillets at the toe, heel, or side  $(J_1, J_H, J_S)$  have been determined based on industry empirical knowledge and reliability testing. Solder joint strength is greatly determined by solder volume. An observable solder fillet is necessary for evidence of proper wetting. Thus, the values in the table usually provide for a positive solder fillet. Nevertheless, the user may increase or decrease the minimum value based on process capability.



Figure 4 Tolerance and solder joint analysis

Page 4 of 4