# ProASIC<sup>PLUS</sup> Starter Kit

User's Guide & Tutorial



#### Actel Corporation, Mountain View, CA 94043

© 2003 Actel Corporation. All rights reserved.

Printed in the United States of America

Part Number: 50200005-1/9.03

Release: September 2003

No part of this document may be copied or reproduced in any form or by any means without prior written consent of Actel.

Actel makes no warranties with respect to this documentation and disclaims any implied warranties of merchantability or fitness for a particular purpose. Information in this document is subject to change without notice. Actel assumes no responsibility for any errors that may appear in this document.

This document contains confidential proprietary information that is not to be disclosed to any unauthorized person without prior written consent of Actel Corporation.

Trademarks

Actel and the Actel logotype are registered trademarks of Actel Corporation.

Adobe and Acrobat Reader are registered trademarks of Adobe Systems, Inc.

Liberty is a licensed trademark of Synopsys Inc. This product uses SDC, a Proprietary format of Synopsys Inc.

Libero Integrated Design Environment is a trademark of Actel Corporation.

Mentor Graphics, Viewlogic, ViewDraw, MOTIVE, and Model*Sim* are registered trademarks of Mentor Graphics, Inc.

Synplify and Synplicity are registered trademarks of Synplicity, Inc.

Verilog is a registered trademark of Open Verilog International.

WaveFormer Lite and SynaptiCAD are trademarks of SynaptiCAD, Inc.

Windows is a registered trademark and Windows NT is a trademark of Microsoft Corporation in the U.S. and other countries.

All other products or brand names mentioned are trademarks or registered trademarks of their respective holders.

# Table of Contents

|   | Introduction                             |
|---|------------------------------------------|
|   | Document Contents                        |
|   | Document Assumptions                     |
| 1 | Contents and System Requirements         |
|   | Starter Kit Contents                     |
| 2 | Hardware Components                      |
|   | ProASIC <sup>PLUS</sup> Evaluation Board |
|   | Power Supply                             |
|   | Programming Headers                      |
|   | Clock Circuits                           |
|   | LED Device Connections                   |
|   | Switches Device Connections              |
| 3 | Setup and Self Test                      |
|   | Software Installation                    |
|   | Hardware Installation                    |
|   | Testing the Evaluation Board             |
|   | Programming the Test file                |
| 4 | Actel VHDL APA Design Flow               |
|   | Design Entry                             |
|   | Design Implementation                    |
|   | Programming                              |
|   | System Verification                      |
| 5 | Quick Start Tutorial                     |
|   | Step 1 – Create a New Project            |

|   | Step 2 – Perform a Pre-synthesis Simulation                       | .28 |
|---|-------------------------------------------------------------------|-----|
|   | Step 3 – Synthesize the Design in Synplify                        | .42 |
|   | Step 4 – Perform a Post-Synthesis Simulation                      | .44 |
|   | Step 5 – Implement the Design with Designer                       | .45 |
|   | Step 6 – Perform a Timing Simulation with Back-Annotated Timing . | .52 |
|   | Step 7 – Generate the Programming File                            | .53 |
|   | Step 8 – Program the Device                                       | .54 |
| А | Board Connections                                                 | .67 |
| В | Board Schematics                                                  | .79 |
|   | Top-Level View                                                    | .79 |
|   | Bottom-Level View                                                 | .80 |
| С | Product Support                                                   | .83 |
|   | Actel U.S. Toll-Free Line                                         | .83 |
|   | Customer Service                                                  | .83 |
|   | Actel Customer Technical Support Center                           | .83 |
|   | Guru Automated Technical Support                                  | .84 |
|   | Web Site                                                          | .84 |
|   | Contacting the Customer Technical Support Center                  | .84 |
|   | Worldwide Sales Offices                                           | .86 |
|   | Index                                                             | .87 |

## Introduction

Thank you for purchasing Actel's ProASICPLUS Starter Kit.

This guide provides the information required to easily evaluate the ProASIC<sup>PLUS</sup> devices. This is the first release of the *Starter Kit User's Guide*. The most up-to-date version of this guide is available at:

http://www.actel.com/techdocs/manuals/default.asp

### Document Contents

Chapter 1 - Contents and System Requirements describes the contents of the ProASIC<sup>PLUS</sup> Starter Kit.

Chapter 2 - Hardware Components describes the components of the  $ProASIC^{\underline{PLUS}}$  Evaluation Board.

Chapter 3 - Setup and Self Test describes how to setup the ProASIC<sup>PLUS</sup> Evaluation Board and how to perform a self test.

Chapter 4- Actel VHDL APA Design Flow introduces the design flow for VHDL using the Actel Libero<sup>™</sup> Integrated Design Environment (IDE) suite.

Chapter 5- Quick Start Tutorial contains a step-by-step tutorial.

Appendix A - Board Connections provides a table listing the board connections.

Appendix B - Board Schematics provides illustrations of the ProASIC<sup>PLUS</sup> Evaluation Board.

Appendix C - Product Support describes Actel's support services.

### Document Assumptions

This user's guide assumes:

- You intend to use Actel's Libero IDE software.
- You have installed and are familiar with Actel's Libero IDE 5.0 software.
- You are familiar with the VHDL hardware description language.
- You are familiar with PCs and Windows operating systems.

Introduction

## **Contents and System Requirements**

This chapter details the contents of the ProASIC<sup>PLUS</sup> Starter Kit and lists the power supply and software system requirements.

## Starter Kit Contents

The starter kit includes:

- Evaluation board APA-EVAL-BRD075
- Libero IDE Gold
- FlashPro Lite
- The ProASIC<sup>PLUS</sup> Starter Kit User's Guide & Tutorial
- Customer Letter
- CD with design examples
- Switching brick power supply, part number DTS090220U-P5P-SZ from CUI INC

For the CD contents, review the ReadMe.doc file at the top level of the CD.

Chapter 1: Contents and System Requirements

## Hardware Components

This chapter describes the hardware components of the  $ProASIC^{\underline{PLUS}}$  Evaluation board.

## ProASIC<sup>PLUS</sup> Evaluation Board

Figure 2-1 illustrates a top-level view of the ProASIC<sup>PLUS</sup> Evaluation board.



Figure 2-1. ProASIC<sup>PLUS</sup> Evaluation Board: Top-Level View

The ProASIC<sup>PLUS</sup> evaluation board consists of:

- Wall mount power supply connector, with switch and LED indicator
- Jumper to select between 2.5V and 3.3V I/O voltages
- Small program header (compatible with both FlashPro/FlashPro Lite and Silicon Sculptor)
- 40MHz oscillator and manual clock option
- Eight LEDs (driven by outputs from the device)
- Jumpers (allow disconnection of all external circuitry from the FPGA)
- Four switches (provide input to the device)

For further information, refer to the following appendices:

Appendix A – Board Connections

Appendix B – Board Schematics

### **Power Supply**

To use the ProASIC<sup>PLUS</sup> Evaluation board with a wall mount power supply, use the switching brick power supply that is provided with the kit. The power supply is controlled by an On/Off switch. An LED DS9 indicates the presence of a working wall mount supply.

- Use JP1 to select either 3.3V or 2.5V for the Device I/O Voltage.
- JP2 connects AGND to GND for the use of the PLL.
- JP3 connects AVDD to VDD for the use of the PLL.

Note: Alternatively, use the five pin header next to the power supply connection to drive power to the board from a laboratory supply.

### Programming Headers

A small form programming header, which is suitable for use with both the FlashPro/FlashPro Lite and Silicon Sculptor II, is supplied with the board. The

footprint for the large programming header is on the board, but has not been populated.

When using FlashPro/FlashPro Lite, use the STAPL(.STP) file to program the device. Silicon Scluptor II can be used for both bitstream (.BIT) or STAPL (.STP) files. However, the ISP programming adapter module SMPA-ISP-ACTEL-3-KIT is required to use Silicon Sculptor II with the ProASIC<sup>PLUS</sup> Evaluation board.

### Clock Circuits

The ProASIC<sup>PLUS</sup> Evaluation board has two clock circuits, a 40MHz oscillator and a manual clock.

| 40MHz<br>Oscillator | The 40MHz oscillator on the board is connected to JP4. JP4 connects the clock to pin 24 of the devices. Pin 24 is a global input pin. To use pin 24 for a different clock signal, disconnect JP4.            |  |  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                     | To use a different Clock Frequency, purchase the Crystal from Epson<br>programmed to a variety of frequencies. The SG-8002JC40.000M-PCC from<br>Epson is also available through Digikey.                     |  |  |
| Manual Clock        | When activated, the manual clock button (PB1) lights DS10, the pulse generated LED, and generates a pulse. This is connected to JP17. JP17 connects to pin 128 of the device. Pin 128 is a global input pin. |  |  |

To use pin 128 for a different clock signal, disconnect JP17.

### LED Device Connections

Eight LEDs are connected to the device via jumpers. If the jumpers are in place, the device I/O can drive the LEDs. The LEDs change based on the following output:

- A '1' on the output of the device lights the LED.
- A '0' on the output of the device switches off the LED.

#### Chapter 2: Hardware Components

• An unprogrammed or tristated output may show a faintly lit LED.

Table 2-1 lists the LED/device connections.

To use the device I/O for other purposes, remove the jumpers.

| LED | Device Connection |
|-----|-------------------|
| DS1 | Pin 87            |
| DS2 | Pin 90            |
| DS3 | Pin 91            |
| DS4 | Pin 92            |
| DS5 | Pin 93            |
| DS6 | Pin 94            |
| DS7 | Pin 95            |
| DS8 | Pin 96            |

Table 2-1. LED Device Connections

Figure 2-2 illustrates the location of the LED/device connections on the ProASIC<sup>PLUS</sup> evaluation board.



Figure 2-2. LED Device Connections

### Switches Device Connections

Four switches are connected to the device via jumpers. If the jumpers are in place, the device I/O can be driven by the switches listed in Table 2-2.

- Pressing a switch drives a 1 into the device. The 1 continues to drive while the switch is in place.
- Releasing a switch drives a zero into the device.

Table 2-2 lists the switch/device connections.

To use the device I/O for other purposes, remove the jumpers.

| Switch | Device Connections |
|--------|--------------------|
| SW1    | Pin 55             |
| SW2    | Pin 63             |
| SW3    | Pin 69             |
| SW4    | Pin 79             |

Table 2-2. Switch Device Connections

Figure 2-3 illustrates the switch device connections.



Figure 2-3. Switch Device Connections

Chapter 2: Hardware Components

## Setup and Self Test

This chapter outlines how to set up and test the ProASIC<sup>PLUS</sup> Evaluation Board.

### Software Installation

The ProASIC<sup>PLUS</sup> Starter Kit includes the Libero<sup>™</sup> Integrated Design Environment (IDE) software (version 5.0). For Libero IDE software installation instructions and license, refer to the Actel Installation and Licensing Guide at:

http://www.actel.com/documents/install.pdf

This User's Guide uses VHDL language. Please select "Install/Modify VHDL" as shown in Figure 3-1  $^{\rm 1}$ 

Note: The Libero Gold package includes Synplicity Synplify AE 7.3. In order to setup the license you need to use LM\_LICENSE\_FILE variable. Please see "Actel Installation and Licensing Guide" for more information, which is available at:

http://www.actel.com/documents/install.pdf

However, in order to run Synplify for the first time, you need to run Designer before running Synplify. Please copy the andgate.adb file from the Starter Kit CD. Select Start>Program>Actel Libero IDE v5.0>Designer v5.0 to open Designer. Select File>Open and browse the andgate.adb file. This will activate the Synplify license. Then select File>Exit to close.

### Hardware Installation

FlashPro Lite is required to use the ProASIC<sup>PLUS</sup> Starter Kit. For software and hardware installation instructions refer the FlashPro User's Guide at:

http://www.actel.com/documents/flashproUG.pdf

<sup>1.</sup> If the user wants to use Verilog, he or she can follow the design steps but needs to write his or her own code.

### Testing the Evaluation Board

If the evaluation board is shipped directly from Actel, it contains a test program that determines if the board works properly.

To test the evaluation board:

- 1. Connect the power supply to the board.
- 2. Turn on the ON/OFF switch.
- **3. Perform all the actions described in** Table 3-1. For locations of the switches mentioned in Table 3-1, refer to Figure 2-1 on page 9.

Figure 3-1. Libero 5.0 Installation

| Actel Libero IDE v5.0                                                   | ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Free Silver Edition (limited device support)<br>C Install/Modify Silver | and the second sec |
| Gold, Platinum, 45-day Evaluation (includes simulation)                 | Libero<br>Integrated Design Environment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Product and Licensing Infomation                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| InstallShield                                                           | K Next > Cancel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Table 3-1. Evaluation Board

| Action                                           | Result                                          | Pass/Fail |
|--------------------------------------------------|-------------------------------------------------|-----------|
| Press PB1 multiple times, but<br>not too quickly | Count sequence should be visible<br>on the LEDs | Pass      |
| Press and hold SW1                               | All LEDs are unlit                              | Pass      |
| Press and hold SW2                               | All LEDs are lit                                | Pass      |

| Action                                     | Result                                             | Pass/Fail |
|--------------------------------------------|----------------------------------------------------|-----------|
| Press and hold SW3                         | Count sequence runs while you hold the switch      | Pass      |
| Press and hold SW4                         | LED is lit/unlit alternately in a 10101010 pattern | Pass      |
| Press any two switches simul-<br>taneously | Creates a 00110011 pattern                         | Pass      |

Table 3-1. Evaluation Board

### Programming the Test file

To retest the evaluation board at any time, use the test program to reprogram the board. Use the *test.stp* STAPL file or the *test.bit* bitstream file. These files are included on the Starter Kit CD.

This design is currently implemented for the APA075 package device. For a device of a different size, it is possible to recompile the design into other device sizes. For information about retargeting the device, refer to the *Designer User's Guide* at <u>http://www.actel.com/documents/designerUG.pdf</u>. The design files are available under actelprj/eval in the Starter Kit CD.

For instructions on programming the device using FlashPro Lite, refer to the *FlashPro User's Guide* at:

http://www.actel.com/documents/flashproUG.pdf

Chapter 3: Setup and Self Test

# Actel VHDL APA Design Flow

This chapter introduces the design flow for VHDL using the Actel Libero IDE software suite. This chapter also briefly describes how to use the software tools and provides information about the sample design. Figure 4-1 shows the VHDL-based design flow.



Figure 4-1. VHDL-Based Design Flow

The Libero IDE design flow has four main components:

- Design Entry
- Design Implementation
- Programming

### Design Entry

Design entry consists of capturing a schematic representation of the design and performing functional simulations with a test bench.

#### **Design Capture**

For schematic capture, Libero uses ViewDraw for Actel, which includes a schematic editor. The schematic editor provides a graphical entry method to capture designs. ViewDraw for Actel is the Libero integrated schematic entry vehicle, supporting mixed mode entry in which HDL blocks and schematic symbols can be mixed.

The ViewDraw *wir* file is automatically created after using the *Save* + *Check* command in ViewDraw. This file is used to create the structural HDL netlist.

For more information on using ViewDraw for Actel, refer to the *Libero User's Guide* at http://www.actel.com/documents/liberoUG.pdf.

#### Adding ACTgen Macros

Use the ACTgen Macro Builder to instantly create customized macros and then use ViewDraw to add these macros to a schematic. Alternatively, add the ACTgen Macros in the HDL file.

#### Creating and Adding Symbols for HDL Files

Schematic users can encapsulate a HDL block into a block symbol.

#### To create a symbol:

- 1. Right-click the block in the Design Hierarchy window of Libero IDE.
- **2.** Click Create Symbol. Libero IDE generates a symbol for the selected HDL block.

The macro is accessible from the components list in ViewDraw for Actel.

#### Test Bench Generation

It is necessary to create a test bench and associate it with a project in order to run a simulation. WaveFormer Lite from SynaptiCAD is the Libero IDE integrated test bench generator. WaveFormer Lite fits perfectly into the Libero design environment, automatically extracting signal information from HDL design files, and producing HDL test bench code that can be used with any standard VHDL or Verilog simulator.

WaveFormer Lite generates VHDL and Verilog test benches from drawn waveforms.

#### Pre-Synthesis Simulation

Functional simulation verifies that the logic of a design is functionally correct. Simulation is performed using the Libero integrated simulator, ModelSim for Actel. ModelSim for Actel is a custom edition of ModelSimPE that is integrated into the Libero design environment. ModelSim for Actel is an OEM edition of Model Technology Incorporated's (MTI) tools. ModelSim for Actel supports VHDL or Verilog, but it can only simulate one language at a time. It only works with Actel libraries and is supported by Actel.

#### Synthesis & Netlist Generation

After entering the design source, synthesize it to generate a netlist. Synthesis transforms the behavioral HDL source into a gate-level netlist and optimizes the design for a target technology.

For more detailed information on the above topics, refer to the *Libero User's Guide* at <u>http://www.actel.com/documents/liberoUG.pdf</u>.

### Design Implementation

During design implementation, Actel's Designer places-and-routes the design.

#### Place-and-Route

Start Designer from Libero IDE to place-and-route the design.

#### **Timing Simulation**

Perform timing simulation on the design after place-and-route in Designer. Timing simulation requires information extracted and back-annotated from Designer.

#### **Optional Tools**

The tools listed in Table 4-1 provide optional functions that are not required in a basic design. Use these tools to perform static timing analysis, power analysis, customize I/O placements and attributes, and view the netlist. After place-and-route, perform the post-layout (timing) simulation.

| Designer User Tools  | User Tool Function                                                               |
|----------------------|----------------------------------------------------------------------------------|
| Timer                | Static timing analysis                                                           |
| SmartPower           | Power analysis                                                                   |
| Netlist Viewer       | View your netlist and trace paths                                                |
| PinEditor            | Customize I/O placements                                                         |
| ChipPlanner          | Customize I/O and logic macro placements.<br>Help to do floorplan on the design. |
| I/O Attribute Editor | Customize I/O attribute                                                          |

Table 4-1. Designer's User Tools

For more information on the tools described in the above section, refer to the *Designer User's Guide* at <u>http://www.actel.com/documents/designerUG.pdf</u>.

### Programming

Program the device with programming software and hardware from Actel or a supported 3rd party programming system. Refer to the *Designer User's Guide*, *Silicon Sculptor User's Guide*, and *FlashPro User's Guide* for information about programming an Actel device.

These guides can be found at:

System Verification

http://www.actel.com/techdocs/manuals/default.asp

### System Verification

Use the CLAM diagnostic tool, available from FS<sup>2</sup>, to perform system verification on a programmed device. Refer to *Technical Data For CLAM*<sup>®</sup> System for Actel FPGA Devices for information about using CLAM. This guide can be found at:

http://www.actel.com/documents/CLAMActel.pdf

Chapter 4: Actel VHDL APA Design Flow

## **Quick Start Tutorial**

This tutorial illustrates a simple basic VHDL design for an APA Evaluation Board. The design is targeted at the Actel ProASIC<sup>PLUS</sup> family. To show the design in its simplest form, a simple andgate design is created in Actel's Libero IDE 5.0. The steps involved are:

- Step 1 Create a New Project
- Step 2 Perform a Pre-synthesis Simulation
- Step 3 Synthesize the Design in Synplify
- Step 4 Perform a Post-Synthesis Simulation
- Step 5 Implement the Design with Designer
- Step 6 Perform a Timing Simulation with Back-Annotated Timing
- Step 7 Generate the Programming File
- Step 8 Program the Device

### Step 1 - Create a New Project

This step uses the Libero IDE HDL Editor to enter an Actel VHDL design.

#### To create the VHDL project:

1. Start Libero IDE by double-clicking the Actel Libero IDE icon on the desktop.

Chapter 5: Quick Start Tutorial

2. From the File menu, select *New Project*. The New Project dialog box is displayed, as shown in Figure 5-1.

| New Project Wizard |                                                              |                     | ×      |
|--------------------|--------------------------------------------------------------|---------------------|--------|
|                    | to the New Project Wizard<br>I creates a new Libero project. | l <sub>e</sub>      |        |
| Start              | Project name:                                                | example             |        |
| Select Tools       | Project location:                                            | C:\Actelprj\example | Browse |
| Add Files          |                                                              |                     |        |
| Finish             | Family:                                                      | PA 💌                |        |
|                    | HDL type:                                                    | C Verilog           |        |
| <u>B</u>           |                                                              | ♥ VHDL              | Help   |
|                    | < Back                                                       | Next > Finish       | Cancel |

Figure 5-1. New Project Dialog Box

- 3. Enter *example* in the Project Name field.
- 4. In the Project Location field, click *Browse* to navigate to C:\Actelprj.
- 5. Select *PA* from the Family drop-down list.
- 6. Check the *VHDL* radio button in the HDL type field.
- 7. Click *Finisb*. The project "example" is created and opened in the Libero IDE.

8. From the File menu, click *New*. This opens the New dialog box, as shown in Figure 5-2.

| New X                                                             |        |  |  |
|-------------------------------------------------------------------|--------|--|--|
| File Type:                                                        | ОК     |  |  |
| Schematic<br>ACTgen macro                                         | Cancel |  |  |
| VHDL Entity<br>VHDL Package File<br>Stimulus<br>Stimulus HDL File | Help   |  |  |
| Name:<br>andgate                                                  |        |  |  |

Figure 5-2. New File Dialog Box

- 9. Select *VHDL Entity* in the File Type field, enter *andgate* in the Name field and click *OK*. The HDL Editor opens.
- 10. Enter the following VHDL file, or if this document is open in an electronic form, cut and paste it from this document.

Chapter 5: Quick Start Tutorial

-- AND Gate Tutorial for APA Evaluation Board LIBRARY ieee; USE ieee.std\_logic\_1164. ALL; ENTITY andgate is port (A, B : in std\_logic;-- Data Inputs OUTPUT : out std\_logic); -- Output= A AND B end andgate; architecture behaviour of andgate is begin OUTPUT <= A AND B; end behaviour;

**11.** From the File menu, click *Save*. The design file "andgate" will now appear under the Design Hierarchy tab in Libero IDE. The file name

Step 1 - Create a New Project

"andgate.vhd' is listed under HDL files in the File Manager tab in the Libero IDE, as shown in Figure 5-3.

| 🖻 🔤 Default Configuration     |
|-------------------------------|
|                               |
| 🗎 andgate (andgate.vhd)       |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
|                               |
| Design Hierarchy File Manager |
|                               |

|                                                                                                                                        | × × |
|----------------------------------------------------------------------------------------------------------------------------------------|-----|
| Project Design Files Block Symbol Files Schematic Files VHDL Package Files HDL Files ACTgen Macros Implementation Files Stimulus Files |     |
| Design Hierarchy File Manager                                                                                                          |     |

- 12. Click the File Manager tab.
- **13. Right-click on** *andgate.vhd* **and run "check HDL".** This checks the syntax of the *andgate.vhd* file. Before moving to the next section, please modify the code if any errors are visible.

### Step 2 - Perform a Pre-synthesis Simulation

The next step is simulating the RTL description of the design. First, use WaveFormer Lite to create a stimulus for the design and then generate a test bench for the design.

#### Creating Stimulus Using WaveFormer Lite

WaveFormer Lite generates VHDL test benches from drawn waveforms. There are three basic steps for creating test benches using WaveFormer Lite and the Actel Libero IDE software:

- 1. Import Signal Information
- 2. Drawing Waveforms
- 3. Export the Test Bench

#### Import Signal Information

#### To launch WaveFormer Lite and import signal information into it:

1. Double-click the WaveForm Lite icon in the Libero IDE, or rightclick the *andgate* file in the Design Hierarchy tab and select *Create* 

Step 2 – Perform a Pre-synthesis Simulation

*Stimulus*. WaveFormer Lite launches, with the port signals appearing in the Diagram window, as shown in Figure 5-4.



| 🕂 Diagram - andgate_tbench.btim*                  |                                  |      |            |
|---------------------------------------------------|----------------------------------|------|------------|
| Add Signal Add Bue Delay Setup Samte HIGH LOW TRI |                                  | F    |            |
|                                                   | 0ns  150 <mark>ns  </mark> 200ns |      | Ons  350ns |
|                                                   |                                  |      |            |
| В                                                 | л                                |      |            |
| OUTPUT                                            |                                  |      |            |
|                                                   |                                  |      |            |
|                                                   |                                  |      |            |
|                                                   |                                  |      |            |
|                                                   |                                  |      |            |
|                                                   |                                  |      | -          |
|                                                   |                                  |      | ▶ <i> </i> |
|                                                   |                                  |      |            |
|                                                   |                                  |      |            |
|                                                   | 166.0ns 166.0ns                  | í)ns |            |
|                                                   |                                  |      |            |
|                                                   | A                                |      |            |
|                                                   |                                  |      |            |
|                                                   | B                                |      |            |
|                                                   |                                  |      |            |
|                                                   | UUIPUI                           |      |            |
|                                                   |                                  |      |            |

The andgate design contains the following signals:

- A Input signal
- B Input signal
- OUTPUT Output Signal

#### Chapter 5: Quick Start Tutorial

#### Drawing Waveforms

#### To draw a Waveform:

The state buttons are the buttons with the waveforms drawn on their face: HIGH, LOW, TRIstate, VALid, INValid, WHI weak high, and WLO weak low, as shown in Figure 5-5.



Figure 5-5. State Buttons

When a state button is activated, it is pushed in and colored red. The active state is the type of waveform that is drawn next. To activate a state button, click on it.

The state buttons automatically toggle between the two most recently activated states. The state with the small red "T" above the name will be the toggle state. The initial activated state is HIGH and the initial toggle state is LOW.

Signal edges are automatically aligned to the closest edge grid when signals are drawn using the mouse. Control the edge grid from the Options > *Grid Settings* menu item.

- 1. Select the High state and place the mouse cursor inside the Diagram window at the same vertical row as the signal name.
- 2. Click the left mouse button. This draws a waveform from the end of the signal to the mouse cursor. The red state button on the button bar determines the type of waveform drawn. The cursor shape also mirrors the red state button.
- 3. Move the mouse to the right and click again to draw another segment.

#### To copy waveforms:

It is possible to copy and paste sections of waveforms onto (overwrite) or into (insert) any signal in the diagram. To copy and paste waveform sections:

1. Select the names of the required signals. If no signals are selected, the Block Copy command selects all the signals in the diagram.

Step 2 – Perform a Pre-synthesis Simulation

2. Select the Edit > Block Copy Waveforms menu option. This opens the Block Copy Waveforms dialog box with the selected signals displayed in the Change Waveform Destination list box.

| Block Copy                  | Waveform               | IS             |                  |                             | ? × |
|-----------------------------|------------------------|----------------|------------------|-----------------------------|-----|
| Choose th                   | e Start, End,          | , Place At ur  | iits ———         |                             |     |
| 🖲 Time                      | C Clock Cy             | cles           | Controllin       | g                           | -   |
| Start:<br>End:<br>Place At: | <b>1</b><br>199<br>199 | ns<br>ns<br>ns | #                | Insert Overwrite of Copies: |     |
| Change W                    | /aveform De:           | stination —    |                  |                             |     |
| А                           |                        |                | A                |                             | •   |
| A<br>B<br>OUTPUT            |                        |                | A<br>B<br>OUTPUT |                             |     |
|                             | OK                     | Can            | cel              | Help                        |     |

Figure 5-6. Block Copy Waveforms Dialog Box

#### 3. In the dialog, enter the values that define the copy and paste.

Select either Time or Clock cycle for the base units of the dialog. Remember:

- When copying only signals (no clocks), time is the default base unit of the dialog.
- When copying part of a clock, it is best to choose a clock cycles base unit and choose the copied clock as the reference clock.
- If time is selected when copying clocks, the (end\_time start\_time) must equal an integral number of clock periods, and the place\_at time must be at the same clock period offset as the start\_time.
- Start and End define the times of the block copy.
- *Place At* is the time at which the block will be pasted.
- The *Insert* and *Overwrite* radio buttons determine whether the paste block is inserted into the existing waveforms or overwrites those waveforms.
- The list box at the bottom of the dialog determines which signal the copied waveforms will be pasted into.

To change this mapping:

• Select a line in the list box.

This places the destination signal in the drop-down list box on top of the list box.

• Select another signal from the drop-down list box.

Each destination signal can be used only once per copy.

• Click OK to complete the copy and paste operation.

#### Export the Test Bench

In this step a stimulus file is created for the design and a test bench is generated using WaveFormer Lite. After exporting the testbench, perform a pre-synthesis simulation using ModelSim.

Step 2 – Perform a Pre-synthesis Simulation

#### To Create a Stimulus File and Generate a VHDL Testbench:

In this step, a design stimulus file is created using WaveFormer Lite. Following the instructions in the previous sections, define values for the A input signal (A), the B input signal (B), and the output signal (OUTPUT).

1. Following the instructions on the previous pages, create waveforms for A and B, as described below:

| А – | low 0nS – 100 ns     |
|-----|----------------------|
|     | high 100 nS – 1 us   |
| В – | low 0nS – 300 ns     |
|     | high 300 nS – 330 ns |
|     | low 330 nS – 1 us    |

Table 5-1.

This creates the waveform shown in Figure 5-7.



Figure 5-7. WaveForm Timing diagram

- 2. After successfully creating the waveforms, select *Save As* from the File menu. In the Save As dialog box, enter *andgate\_stim.btim* as the file name and click *Save*.
- 3. After saving the timing diagram file, select *Export Timing Diagram As* from the Export menu.
- 4. Select "VHDL w/ Top Level Test Bench (\*vhd)" in Files of Type and enter andgate\_stim.vhd for the file name, as shown in Figure 5-8.

| Save As       |                                      |   |       |         | ? × |
|---------------|--------------------------------------|---|-------|---------|-----|
| Save in: 🔄    | stimulus                             | • | + 🗈 💣 | <b></b> |     |
|               |                                      |   |       |         |     |
|               |                                      |   |       |         |     |
|               |                                      |   |       |         |     |
|               |                                      |   |       |         |     |
|               |                                      |   |       |         |     |
| File name:    | andgate_stim.vhd                     |   |       | Save    | 9   |
| Save as type: | VHDL w/ Top Level Test Bench (*.vhd) |   | •     | Cance   | el  |



The WaveFormer Lite Report window displays the VHDL testbench with a component declaration and instantiation inside.

 Exit WaveFormer Lite (File > Exit). The Libero IDE File Manager tab displays the stimulus files.

The design is ready to simulate under ModelSim.

#### To create a testbench using HDL editor:

Alternatively, create a testbench using the HDL editor. To create a stimulus file with the HDL Editor:

- 1. From the File menu, select New. This opens the New File dialog box.
- 2. Select *Stimulus HDL file* from the File Type list, enter *andgate\_stim* for the name, and click *OK*. The file opens in the HDL Editor.
Step 2 - Perform a Pre-synthesis Simulation

#### 3. Create the VHDL testbench and save it.

Note: Please use "testbench" as the entity name and follow Libero naming convention. See Libero User's Guide for more information

#### Pre-Synthesis Simulation

Once the test bench is generated, use ModelSim to perform a pre-synthesis simulation.

### To perform a pre-synthesis simulation:

1. Select a stimulus file. Right-click andgate in the Libero IDE Design Hierarchy tab and select *"Select Stimulus"*, as shown in Figure 5-9.



Figure 5-9. Selecting a Stimulus File

The Select Stimulus dialog box shown in Figure 5-10 appears.

| Select Stimulus                                                                                                                                                                                                                                            | ×          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Using the Add and Remove buttons,<br>list the files you want to associate in the Associated Files list box.<br>Use the Up and Down buttons to specify the compilation order for the simulator.<br>The top level module should appear last in the list box. |            |
| Stimulus files in the project<br>andgate_stim.vhd<br>Add •<br>Bemove                                                                                                                                                                                       | <b>* *</b> |
| OK Cancel                                                                                                                                                                                                                                                  | Help       |
|                                                                                                                                                                                                                                                            | 1          |
| Stimulus files in the project:<br>andgate_stim.vhd                                                                                                                                                                                                         |            |

Figure 5-10. Select Stimulus Dialog Box

2. Select *andgate\_stim.vhd* in the Project List box and click Add to add the file to the Associated Files list.

Step 2 – Perform a Pre-synthesis Simulation

**3.** Click OK. A check mark appears next to Waveformer Lite in the Process window, as shown in Figure 5-11.

| Current Project State: Pre-Synthesis |
|--------------------------------------|
| 🖓 — Design Entry Utilities           |
| 📋 HDL Editor                         |
| 🚽 🔀 ViewDraw for Actel               |
| - 🆧 ACTgen                           |
| 🖻 Synthesize                         |
| 🗄 🥌 Synplify Synthesis               |
| È simulater                          |
| 🛛 🗹 🔯 WaveFormer Lite Stimulus       |
| 🔍 🐱 MadelSim 5.7b Simulation         |
| 🖻 Implement Design                   |
| 🖻 🍪 Designer Place-and-Route         |
| Imm View Log File                    |
| 📲 Silicon Sculptor                   |
| 🕀 🛃 Flash Pro                        |
| 🛄 🗮 Silicon Explorer                 |
|                                      |
|                                      |

Figure 5-11. Check Mark in Waveformer Lite

4. Double-click the ModelSim simulation icon in the Libero IDE Process window, or right-click *andgate* in the Libero IDE Design Hierarchy tab and select *Run Pre-synthesis Simulation*, as shown in Figure 5-12.



Figure 5-12. Run Pre-Synthesis Simulation

5. The ModelSim VHDL simulator opens and compiles the source files, as shown in Figure 5-13.



- # Loading entity stimulus
- # Loading entity andgate # <u>vsim -t 1ps presynth.testbenc</u>ł

Figure 5-13. ModelSim Main Window

Once the compilation completes, the simulator simulates for the default time period of 1000ns and a Wave window, shown in Figure 5-14, opens to display the simulation results. Scroll in the Wave window to verify that the design functions properly.



Figure 5-14. ModelSim Wave Window

6. In the Modelsim window, select File > Quit to close the window.

# Step 3 – Synthesize the Design in Synplify

The next step is generating an EDIF netlist by synthesizing the design in Synplify. For HDL designs, Libero IDE launches and loads Synplicity's Synplify synthesizer with the appropriate design files.

To create an EDIF netlist for the design using Synplify:

 In the Libero IDE, double-click the Synplify Synthesis icon in the Libero IDE process window or right-click the *andgate* file under the Design Hierarchy tab and select *Synthesize*. This launches the Synplify synthesis tool with the appropriate design files, as shown in Figure 5-15.

| C:\Actelprj\example\hdl\andgate_syn.prj                       | 145        |                           |
|---------------------------------------------------------------|------------|---------------------------|
| Synplify <sup>®</sup>                                         |            | Synplicity <sup>®</sup>   |
|                                                               |            | Syn <i>plicity</i>        |
| Source Files Add C:\Actelprivexample/hdl                      | hdl Type N | Simply Better Results     |
| B B andgate_syn (project)                                     | hdl Type N |                           |
| Change<br>→■ hdl (andgate)                                    |            | Frequency (MHz) 100       |
| Edit                                                          |            | Symbolic FSM Compiler 🛛 🖂 |
|                                                               |            | Resource Sharing 🛛 🖂      |
|                                                               |            | 2                         |
|                                                               |            |                           |
|                                                               | •          |                           |
| Result File                                                   |            |                           |
| Change andgate.edn                                            |            |                           |
| Change Actel PA : APA075 : Std, maxfan: 12, report_path: 4000 |            |                           |
| Run View Log Rea                                              | dy         |                           |

Figure 5-15. Synplify

2. From the Project menu, select *Implementation Options*. The Options for Implementation dialog box is displayed, as shown in Figure 5-16.

| echnology<br>Actel PA    | Part<br>APA075 |         | hd                 |
|--------------------------|----------------|---------|--------------------|
| Device Mapping Option    |                |         |                    |
|                          | Option         | Volue 🔺 |                    |
| Fanout Guide             |                | 12      |                    |
| Hard limit to Fanout     |                |         |                    |
| Max number of critical   | i paths in SDF | 4000    |                    |
|                          |                |         |                    |
|                          |                | -       |                    |
| Option Description       |                |         |                    |
| Click on an option for a | e description. |         | Synplicity         |
| 1                        |                |         | a serve server the |

Figure 5-16. Options for Implementation Dialog Box

- 3. Set the following in the dialog box:
  - Technology: Actel PA (Set by Libero IDE)
  - Part: APA075
  - Fanout Guide: 12 (Default)
  - Hard Limit to Fanout; Off (Default). This refers to the fanout limit.

Accept the default values for each of the other tabs in the Options for Implementation dialog box and click *OK*.

4. In the Synplify main window, click *Run*. Synplify compiles and synthesizes the design into a netlist called *andgate.edn*. The resulting *andgate.edn* file is then automatically translated by Libero into a VHDL netlist called *andgate.vhd*.

The resultant EDIF and VHDL files are displayed under the Implementation Files in the File Manager tab of Libero IDE.

Note: If any errors appear after clicking the **Run** button, edit the file using the Synplify editor. To edit the file, double-click the file name in the

Step 4 – Perform a Post-Synthesis Simulation

Synplify window. Any changes made here are saved to the original design file in Libero IDE.

5. Save and close Synplify. From the File menu, click *Exit* to close Synplify. Click *Yes* to save any settings made to the *andgate.prj* in Synplify.

# Step 4 - Perform a Post-Synthesis Simulation

The next step is simulating the VHDL netlist of the andgate using the VHDL testbench created in "To Create a Stimulus File and Generate a VHDL Testbench:" on page 33.

1. Click the ModelSim Simulation icon in the Libero IDE Process window, or right-click the *andgate* file in the Design Hierarchy tab and select *Run Post-Synthesis Simulation*. This launches the ModelSim Simulator which compiles the source file and test bench.

Once the compilation completes, the simulator runs for 1000 ns and a Wave window opens to display the simulation results.

2. Scroll in the Wave window to verify that the andgate works correctly. Use the zoom buttons to zoom in and out as necessary.

# Step 5 - Implement the Design with Designer

After creating and testing the design, the next phase is implementing the Design using the Actel Designer Software.

 Double-click the Designer Place and Ronte icon in the Libero IDE Process window, or right-click the mouse on andgate in the Design Hierarchy tab of the Design Explorer Window, and select Run Designer. Actel's Designer application opens and the design file is read in.

| Designer - [andgate.adb]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -[0]                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| File View Tools Options Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _!#                           |
| Deri Thol Xiotoj                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
| Design Flow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
| C+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                               |
| Beck-Annot                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ate                           |
| Compile Layout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
| Bitstream                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                               |
| MaltiView Navigator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (m)                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | -J<br>InartPower              |
| Relistviewer PinEditor CapPlanner 40 Santoure Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | shat trowet                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
| <pre>"BA_NAME' set to 'andgate_ba'<br/>'DEDDIR's st to 'c:/Attlp://sxample/designer'<br/>'BA_NETIST_ALGO'set to '1'<br/>'EXPIRITING_ADO'set to '1'<br/>'EXPIRITING_ADO'set to '1'<br/>'EXPIRITING_ADO'set to '1'<br/>'EXPORT STATUS_EFORT_FILENAME'set to 'andgate.rpt'<br/>'AUDIT_DOCF_FILE'set to '1'<br/>'AUDIT_COLF_FILE'set to '1'<br/>'AUDIT_ADOLF_FILE'set to '1'</pre> |                               |
| The Execute Script command succeeded ( 00:00:04 )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                               |
| egy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FAM: pa DIE: UNSET PKG: UNSET |
| and a second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | President president president |

Figure 5-17. Designer

#### 2. Compile the design.

From the Tools menu, select *Device Selection*. This opens the Device Selection Wizard shown in Figure 5-18.

| Device Selection Wizard |                                              | ×    |
|-------------------------|----------------------------------------------|------|
| Family: pa<br>Die       | Package                                      |      |
| APA075                  | 100 TOFP<br>144 TOFP<br>144 FBGA<br>208 POFP |      |
| Speed:                  | Die Voltage<br>2.5                           |      |
| Cancel < Back           | Next >                                       | Help |

Figure 5-18. Device Selection Wizard

Select *APA075* in the Die field and select *208 PQFP* in the package field. Accept the default speed grade and die voltage and click *Next*.

Complete the remaining fields and click *Finish*. Double-click the Compile icon.

Designer compiles the design and shows the utilization of the selected device. Also, note that the Compile icon in Designer turns green indicating that the compile has successfully completed.

### 3. PIN Assignment

Once the design compiles successfully, use the PinEditor tool to drag and drop the placement of pins and fix pin locations for subsequent place-and-route runs.

1.) Click the PinEditor user tool. This opens the PinEditor window inside the MultiView Navigator window.



Figure 5-19. PinEdit Window

Please Follow the steps below to assign the pins:

2.) Select port tab in the MultiView Navigator window as shown in Figure 5-20 below



Figure 5-20. Selecting Port Tabs in PinEditor Window

- 3.) Expand the ports by selecting the "+" sign in ports tab.
- 4.) Drag the port to the pin location.

Assign A to pin 55, B to pin 63, and the output to pin 87, as shown in Table 5-2.

Table 5-2.Pin Assignments

| Signal | Direction | PIN          |
|--------|-----------|--------------|
| А      | Input     | 55 (SW1)     |
| В      | Input     | 63 (SW1)     |
| OUTPUT | Output    | 87 (LED DS1) |



Figure 5-21. PinEdit Window With Pins Assigned

5.) Once a pin number is assigned to all of the signals, select Commit from the File menu and close the PinEdit window.

#### 4. (Optional) Designer User Tools.

After successfully compiling the design, use the Designer Tools to view prelayout static timing analysis with Timer, set time constraints in Timer, and use ChipEdit to assign modules. Access each of these functions by clicking the required icon.

For more information on these functions, refer to the *Designer's User Guide* and online help. For this tutorial, no changes are made to the design.

#### 5. Layout the Design.

From Designer, click the Layout icon. This opens the Layout Options dialog box shown in Figure 5-22.

| Layout Options                   | ×      |
|----------------------------------|--------|
| ☑ Timing-Driven                  | ОК     |
| 🔽 Run Place                      | Cancel |
| Place Incrementally              |        |
| 🗖 Lock Existing Placement (Fix)  | Help   |
| 🔽 Run Route                      |        |
| Route Incrementally              |        |
| Use Multiple Passes<br>Configure |        |

Figure 5-22. Layout Options Dialog Box

Click *OK* to accept the default layout options. This runs the placer-and-router on the design. The layout icon in designer turns green to indicate that the layout has successfully completed.

### 6. Back-Annotate the design.

From Designer, click the Back Annotate icon. This opens the Back-Annotate dialog box shown in Figure 5-23.

| Back-Annotate                                                                                      |                                        |  |
|----------------------------------------------------------------------------------------------------|----------------------------------------|--|
| Extracted files directory                                                                          |                                        |  |
| C:/Actelprj/example/design                                                                         | er                                     |  |
| Bro                                                                                                | owse                                   |  |
| Extracted file names:                                                                              | Output format:                         |  |
| andgate_ba                                                                                         | SDF 💌                                  |  |
| Simulator language<br>© Verilog<br>© VHDL93<br>Timing                                              | Export additional files<br>Netlist Pin |  |
| C Pre-Layout                                                                                       | C Post-Layout                          |  |
| Status<br>Current directory:<br>C:\Actelprj\example\designer<br>Speed Temp. Voltage<br>STD COM COM |                                        |  |
| OK Canc                                                                                            | el Help                                |  |

Figure 5-23. Back Annotate Dialog Box

Step 6 – Perform a Timing Simulation with Back-Annotated Timing

Accept the default settings and click OK. The Back Annotate icon turns green.

#### 7. Save and close Designer.

From the File menu, click *Exit*. Click *Yes* to save the design before closing designer. Designer saves all the design information in a *\*.adb* file.

The file *andgate.adb* appears under the Designer Files of the File Manager tab in Libero IDE. To reopen the file, right-click the file and select *Open in Designer*.

# Step 6 – Perform a Timing Simulation with Back-Annotated Timing

After completing the place-and-route and back annotation of the design, perform a timing simulation with the ModelSim HDL simulator.

To perform a timing simulation:

1. Click the ModelSim Simulation icon in the Libero IDE Process window, or right-click the *andgate* file in the Design Hierarchy tab and select *Run Post-Layout Simulation*.

This launches the ModelSim Simulator which compiles the back annotated VHDL netlist file and test bench.

Once the compilation completes, the simulator runs for 1000 ns and a Wave window opens to display the simulation results.

2. Scroll in the Wave window to verify that the andgate works correctly.

Use the zoom buttons to zoom in and out as necessary.

# Step 7 - Generate the Programming File

This step generates the necessary file for programming the  $ProASIC^{\underline{PLUS}}APA$  Evaluation Board.

- 1. Right click andgate in the Design Hierarchy tab to open Designer.
- 2. Double-click the Bitstream icon in Designer, or select *Export* -> *Bitstream Files* from the File menu. This opens the Generate Programming Files: Bitstream Files dialog box, as shown in Figure 5-24.

| Generate Programming Files: Programming Files |                                 |                                 |  |
|-----------------------------------------------|---------------------------------|---------------------------------|--|
|                                               | File type:                      | Bitstream<br>Bitstream<br>STAPL |  |
|                                               | FlashLock<br>© No locking (off) | STAPL                           |  |
|                                               | C Use keyed lock                | (Max length is 20 hex chars.)   |  |
|                                               | Security key:                   |                                 |  |
|                                               |                                 | Generate random key             |  |
|                                               | C Use permanent lo              | ck                              |  |
| (                                             | Dutput filename:                | ./andgate.bit                   |  |
|                                               |                                 | Browse                          |  |
|                                               | ОК                              | Cancel Help                     |  |

Figure 5-24. Bitstream File Dialog Box

- 3. Select *STAPL* from the File Type drop-down list box.
- 4. Select an Output File Name. Enter the *andgate* file name or select the *andgate* file by clicking the *Browse* button. The Bitstream file dialog box appears.

Step 8 - Program the Device

5. Click *OK*. On successful completion, the Bitstream icon turns green. The programming file is saved to the Libero IDE, appearing in the File Manager under implementation files.

Note: The STAPL file header contains the security key.

# Step 8 - Program the Device

After generating the programming file, program the device using Actel's FlashPro Lite programmer.

**Initial Setup** Before performing any action with the FlashPro programmer, it must be properly setup. Please properly connect the FlashPro ribbon cable with the programming header and turn on the switch.

### To setup FlashPro Lite:

1. From the File menu, click *Connect*. The FlashPro Connect to Programmer dialog box displays, as shown in Figure 5-25.

| Flash Pro: Connect to Programmer 🛛 🔀 |              |  |
|--------------------------------------|--------------|--|
| Port:                                | lpt1 S/N:    |  |
| Configuration:                       | ProASIC PLUS |  |
| VDD(L)                               | 2.5          |  |
|                                      | 16.2         |  |
| VPN                                  | -13.6        |  |
|                                      | 2.5          |  |
| ✓ Drive TRST                         |              |  |
| Connect Cancel                       |              |  |

Figure 5-25. FlashPro: Connect to Programmer Dialog Box

- 2. In the Port list, select the port the FlashPro programmer is connected to.
- **3.** In the Configuration list, select ProASIC PLUS. FlashPro Lite does not support ProASIC devices.
- 4. (Optional) Disable voltages from the programmer if they are available on the board.

| Flash Pro: Conne | ect to Programmer 🛛 🗙 |
|------------------|-----------------------|
| Port:            | lpt1 S/N              |
| Configuration:   | ProASIC PLUS          |
| VDD(L)           | 2.5                   |
| VPP              | 16.2                  |
| VPN              | -13.6                 |
| VDDP             | 2.5                   |
| Drive TRST       |                       |
| Connect Cancel   |                       |

Figure 5-26. Connect to Programmer Dialog Box for ProASICPLUS Devices

Note: To power-up the device from the board power supply, please deselect VDD(L) and VDDP. VPP and VPN are required during programming only and are supplied by the FlashPro programmer. FlashPro Lite only supports ProASIC<sup>PLUS</sup> devices as shown in the

Step 8 – Program the Device

FlashPro Lite Log window in Figure 5-27. Use FlashPro to program ProASIC devices.

| 🌺 Actel Flash Pro                                        | _ <u>_</u> _×             |
|----------------------------------------------------------|---------------------------|
| File Help                                                |                           |
| 😅 🖬 🔸                                                    |                           |
| File                                                     |                           |
| Action                                                   |                           |
| Device:                                                  | ash Pro                   |
| Log Device Into                                          |                           |
| Connected to programmer on port 1pt1                     | <u> </u>                  |
| Driver: 1.7.7 build 1<br>Programmer Serial Number: FPL11 |                           |
| Flash Pro Lite does not support ProASIC fe               | mily, try using Flash Pro |
|                                                          |                           |
| 4                                                        | كر ا                      |
|                                                          |                           |

Figure 5-27. FlashPro Lite Log Window

5. Click *Connect*. A successful connect, or any errors, appear in the Log window, as shown in Figure 5-28.

| 🎇 Actel Flash Pro                                        | - 🗆 × |
|----------------------------------------------------------|-------|
| File Help                                                |       |
| 글 🔒 🕨                                                    |       |
| Fie:                                                     |       |
| Action:                                                  | -     |
| Device Flash                                             | Pro   |
| Log Device Info                                          |       |
| Connected to programmer on port lptl                     | ×     |
| Driver: 1.7.7 build 1<br>Programmer Serial Number: FPL11 |       |
| Note: Flash Pro Lite does not have VDDP and VDDL driv    | ver.  |
|                                                          |       |
|                                                          |       |
|                                                          | *     |

Figure 5-28. FlashPro Lite Successful Connection

Note: FlashPro Lite does not have VDDP and VDD drivers.

Analyze Chain and Device Selection

To analyze the chain and select the device:

1. From the File menu, click *Analyze Chain*. Chain details appear in the Log window, as shown in Figure 5-29. If any failures appear, refer to the error and troubleshooting section of the *FlashPro User's Guide* at:

http://www.actel.com/documents/flashproUG.pdf



Figure 5-29. FlashPro: Analyzing Chain

2. Select the APA 075 device from the Device list. If only one device is present in the chain, performing Analyze Chain selects that device automatically from the Device list.

Loading the STAPL File

FlashPro Lite programmer uses a STAPL (\*.stp) file to program the device.

To load the STAPL file:

1. Click the *Open File* button in the toolbar, or from the File menu, click "Open STAPL file".

| Dpen                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |             |     |                |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-----|----------------|
| Look in:                    | i designer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |             | · 🗈 |                |
| Rocert<br>Rocert<br>Desktop | in andgate (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |             |     |                |
| ity Documents               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |             |     |                |
| My Computer                 | File name:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | andgate stp   |             | _   | Open           |
| My Computer                 | File name:<br>Files of type:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | STAPL (*.stp) | •           | ¥   | Open<br>Cancel |
|                             | and the second se |               |             | ¥   |                |
|                             | and the second se |               | andgate.stp | ×.  |                |

The Open dialog box appears, as shown in Figure 5-30.

Figure 5-30. Open Dialog Box

2. Browse to the root folder of the project, select the STAPL file, and click *Open*. The FlashPro software loads the file. The FlashPro Log window displays a message indicating that the software has successfully loaded, as shown in Figure 5-31.

## Step 8 – Program the Device

| 🛃 Actel Flash Pro                                       |
|---------------------------------------------------------|
| File Help                                               |
| 😂 🖬 🔸                                                   |
| File: C:\Actelorj\example\designer\andgate.stp          |
| Action: QUERY_SECURITY -                                |
| Device: 1: APA075 Flash Pro                             |
| Log Device Info                                         |
| Connected to programmer on port lptl                    |
| Driver: 1.7.7 build 1                                   |
| Programmer Serial Number: FPL11                         |
| Note: Flash Pro Lite does not have VDDP and VDD driver. |
| Analyzing chain<br>Found 9 instruction register bits    |
| Checking IDCODEs                                        |
| Device 1: 019C41CF Mfr: Actel Part: APA075              |
| STAPL file loaded successfully                          |
|                                                         |
|                                                         |
| Log Device Info                                         |
| Connected to programmer on port lptl                    |
| Driver: 1.7.7 build l                                   |
| Programmer Serial Number: FPL11                         |
| Note: Flash Pro Lite does not have VDDP and VDD driver. |
| Analyzing chain                                         |
| Found 9 instruction register bits                       |
| Checking IDCODEs                                        |
| Device 1: 019C41CF Mfr: Actel Part: APA075              |
| STAPL file loaded successfully                          |
|                                                         |

Figure 5-31. STAPL file loaded successfully

# Selecting an Action

After loading the STAPL file, select an action from the Action list. See Table 5-3 for a definition of each action.

| Option         | Action                                                                                                                                                                                                                                                                                          |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QUERY_SECURITY | Checks for security feature. If the device is pro-<br>grammed with the security feature, then this com-<br>mand exists with Read inhibit:1 Write inhibit:1. If<br>the security feature is not present, the values are<br>Read inhibit:0 Write inhibit 0.                                        |
| ERASE          | Erases the device.                                                                                                                                                                                                                                                                              |
| READ_IDCODE    | Reads the device ID code.                                                                                                                                                                                                                                                                       |
| VERIFY         | Verifies whether the device was programmed with<br>the loaded STPL file. If the wrong STPL file is<br>loaded, an Exit 11 result appears in the log window.<br>A successful operation results in Exit 0. This com-<br>mand resembles the checksum command of<br>anti-fuse product's programming. |
| PROGRAM        | Programs the device.                                                                                                                                                                                                                                                                            |
| DEVICE_INFO    | Displays the serial number of the device, the Design<br>Name that is programmed into the device, and the<br>checksum that is programmed into the device.                                                                                                                                        |

Table 5-3. Action Options

# Programming the Device

### To program the device:

- 1. In the Action list, select *PROGRAM*.
- 2. In the Device list, select the APA 075 device.
- 3. Click the *Execute* button in the toolbar.



The Execute Action dialog box appears, as shown in Figure 5-32.

Figure 5-32. Execute Action Dialog Box

All the steps of the programming sequence are listed. Optional steps appear in bold. Grayed out options are required for programming and cannot be changed.

4. Make the required selections and click *Execute* to start

**programming.** The progress of the programming action displays in the Log window. The message 'Exit 0' indicates that the device has successfully been programed, as shown in Figure 5-33.

| 🎇 Actel Flash Pro                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _ 🗆 × |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| File Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
| 😹 🖬 🔸                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |
| File: C:VActelprjlexample/designer/andgate.stp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |
| Action: PROGRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |
| Device 1: APA075 Flash                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Pro   |
| Log Device into                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |
| An exit code will be returned upon completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | *     |
| SERIAL# = 000650BE81DD80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |
| PROGRAMMING ARRAY 100%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |
| INDETRICATION DESCRIPTION LOOP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |
| VERIFTING PROGRAMMED BITS 1004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |
| Construction of the state of |       |
| VERIFYING PROGRAMMED BITS 100%<br>VERIFYING ERASED BITS 10%<br>PASSED, EXIT 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |

| Log Device Info                                |
|------------------------------------------------|
| An exit code will be returned upon completion. |
|                                                |
| SERIAL# = 000650BE81DD80                       |
| PROGRAMMING ARRAY 100%                         |
| VERIFYING PROGRAMMED BITS 100%                 |
| VERIFYING ERASED BITS 100%                     |
|                                                |
| PASSED, EXIT O                                 |
| Operation completed in 00:01:41                |

Figure 5-33. Successfully Programmed Device

Note: Do not interrupt the programming sequence, it may damage the device or programmer.

If you encounter any failures, please refer to the troubleshooting section of the *FlashPro User's Guide*.

Step 8 – Program the Device

Check Functionality of Tutorial Design

This design uses an AND gate with inputs at pins 55 and 63 and output at pin 87. After programming the device, press switches SW1 (pin 55) and SW2 (pin 63) at the same time, and LED DS1 (pin 87) should come ON.

# **Board Connections**

This appendix lists the pin assignments and board connections for the  $ProASIC^{PLUS}$  Evaluation Board.

| Pin<br>Number | APA075          | APA150          | APA300          | APA450          | APA600          | APA750          | APA1000         |
|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| 1             | GND             |
| 2             | I/O             |
| 3             | I/O             |
| 4             | I/O             |
| 5             | I/O             |
| 6             | I/O             |
| 7             | I/O             |
| 8             | I/O             |
| 9             | I/O             |
| 10            | I/O             |
| 11            | I/O             |
| 12            | I/O             |
| 13            | I/O             |
| 14            | I/O             |
| 15            | I/O             |
| 16            | V <sub>DD</sub> |
| 17            | GND             |
| 18            | I/O             |

Table A-1. Board Connections

# Appendix A: Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 19            | I/O              |
| 20            | I/O              |
| 21            | I/O              |
| 22            | V <sub>DDP</sub> |
| 23            | I/O<br>(GLMX1)   |
| 24            | GL1              |
| 25            | AGND             |
| 26            | NPECL1           |
| 27            | AVDD             |
| 28            | PPECL1<br>(I/P)  |
| 29            | GND              |
| 30            | GL2              |
| 31            | I/O              |
| 32            | I/O              |
| 33            | I/O              |
| 34            | I/O              |
| 35            | I/O              |
| 36            | V <sub>DD</sub>  |
| 37            | I/O              |
| 38            | I/O              |

Table A-1. Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 39            | I/O              |
| 40            | V <sub>DDP</sub> |
| 41            | GND              |
| 42            | I/O              |
| 43            | I/O              |
| 44            | I/O              |
| 45            | I/O              |
| 46            | I/O              |
| 47            | I/O              |
| 48            | I/O              |
| 49            | I/O              |
| 50            | I/O              |
| 51            | I/O              |
| 52            | GND              |
| 53            | V <sub>DDP</sub> |
| 54            | I/O              |
| 55            | I/O              |
| 56            | I/O              |
| 57            | I/O              |
| 58            | I/O              |
| 59            | I/O              |

Table A-1. Board Connections

# Appendix A: Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 60            | I/O              |
| 61            | I/O              |
| 62            | I/O              |
| 63            | I/O              |
| 64            | I/O              |
| 65            | GND              |
| 66            | I/O              |
| 67            | I/O              |
| 68            | I/O              |
| 69            | I/O              |
| 70            | I/O              |
| 71            | V <sub>DD</sub>  |
| 72            | V <sub>DDP</sub> |
| 73            | I/O              |
| 74            | I/O              |
| 75            | I/O              |
| 76            | I/O              |
| 77            | I/O              |
| 78            | I/O              |
| 79            | I/O              |
| 80            | I/O              |

Table A-1. Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 81            | GND              |
| 82            | I/O              |
| 83            | I/O              |
| 84            | I/O              |
| 85            | I/O              |
| 86            | I/O              |
| 87            | I/O              |
| 88            | V <sub>DD</sub>  |
| 89            | V <sub>DDP</sub> |
| 90            | I/O              |
| 91            | I/O              |
| 92            | I/O              |
| 93            | I/O              |
| 94            | I/O              |
| 95            | I/O              |
| 96            | I/O              |
| 97            | GND              |
| 98            | I/O              |
| 99            | I/O              |
| 100           | I/O              |
| 101           | TCK              |

Table A-1. Board Connections

# Appendix A: Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 102           | TDI              |
| 103           | TMS              |
| 104           | V <sub>DDP</sub> |
| 105           | GND              |
| 106           | V <sub>PP</sub>  |
| 107           | V <sub>PN</sub>  |
| 108           | TDO              |
| 109           | TRST             |
| 110           | RCK              |
| 111           | I/O              |
| 112           | I/O              |
| 113           | I/O              |
| 114           | I/O              |
| 115           | I/O              |
| 116           | I/O              |
| 117           | I/O              |
| 118           | I/O              |
| 119           | I/O              |
| 120           | I/O              |
| 121           | I/O              |
| 122           | GND              |

Table A-1. Board Connections
| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 123           | V <sub>DDP</sub> |
| 124           | I/O              |
| 125           | I/O              |
| 126           | V <sub>DD</sub>  |
| 127           | I/O              |
| 128           | GL3              |
| 129           | PPECL2<br>(I/P)  |
| 130           | GND              |
| 131           | AVDD             |
| 132           | NPECL2           |
| 133           | AGND             |
| 134           | GL4              |
| 135           | I/O<br>(GLMX2)   |
| 136           | I/O              |
| 137           | I/O              |
| 138           | V <sub>DDP</sub> |
| 139           | I/O              |
| 140           | I/O              |
| 141           | GND              |
| 142           | V <sub>DD</sub>  |

Table A-1. Board Connections

## Appendix A: Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 143           | I/O              |
| 144           | I/O              |
| 145           | I/O              |
| 146           | I/O              |
| 147           | I/O              |
| 148           | I/O              |
| 149           | I/O              |
| 150           | I/O              |
| 151           | I/O              |
| 152           | I/O              |
| 153           | I/O              |
| 154           | I/O              |
| 155           | I/O              |
| 156           | GND              |
| 157           | V <sub>DDP</sub> |
| 158           | I/O              |
| 159           | I/O              |
| 160           | I/O              |
| 161           | I/O              |
| 162           | GND              |
| 163           | I/O              |

Table A-1. Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 164           | I/O              |
| 165           | I/O              |
| 166           | I/O              |
| 167           | I/O              |
| 168           | I/O              |
| 169           | I/O              |
| 170           | V <sub>DDP</sub> |
| 171           | V <sub>DD</sub>  |
| 172           | I/O              |
| 173           | I/O              |
| 174           | I/O              |
| 175           | I/O              |
| 176           | I/O              |
| 177           | I/O              |
| 178           | GND              |
| 179           | I/O              |
| 180           | I/O              |
| 181           | I/O              |
| 182           | I/O              |
| 183           | I/O              |
| 184           | I/O              |

Table A-1. Board Connections

# Appendix A: Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 185           | I/O              |
| 186           | V <sub>DDP</sub> |
| 187           | V <sub>DD</sub>  |
| 188           | I/O              |
| 189           | I/O              |
| 190           | I/O              |
| 191           | I/O              |
| 192           | I/O              |
| 193           | I/O              |
| 194           | I/O              |
| 195           | GND              |
| 196           | I/O              |
| 197           | I/O              |
| 198           | I/O              |
| 199           | I/O              |
| 200           | I/O              |
| 201           | I/O              |
| 202           | I/O              |
| 203           | I/O              |
| 204           | I/O              |
| 205           | I/O              |

Table A-1. Board Connections

| Pin<br>Number | APA075           | APA150           | APA300           | APA450           | APA600           | APA750           | APA1000          |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 206           | I/O              |
| 207           | I/O              |
| 208           | V <sub>DDP</sub> |

Table A-1. Board Connections

Appendix A: Board Connections

# **Board Schematics**

This appendix provides illustrations of the ProASICPLUS Evaluation Board.

# Top-Level View

Figure B-1 illustrates a top-level view of the ProASICPLUS Evaluation Board.



Figure B-1. ProASIC<sup>PLUS</sup> Evaluation Board: Top-level View

# Bottom-Level View

Figure B-2 illustrates a bottom-level view of the ProASIC<sup>PLUS</sup> Evaluation Board, while Figure B-3 illustrates the ProASIC<sup>PLUS</sup> Evaluation Board schematic.



Figure B-2. ProASIC<sup>PLUS</sup> Evaluation Board: Bottom-level View

## Bottom-Level View



Figure B-3. ProASIC<sup>PLUS</sup> Evaluation Board Schematic

Appendix B: Board Schematics

# **Product Support**

Actel backs its products with various support services including Customer Service, a Customer Technical Support Center, a web site, an FTP site, electronic mail, and worldwide sales offices. This appendix contains information about contacting Actel and using these support services.

# Actel U.S. Toll-Free Line

Use the Actel toll-free line to contact Actel for sales information, technical support, requests for literature, Customer Service, investor information, and using the Action Facts service.

The Actel toll-free line is (888) 99-ACTEL.

# Customer Service

Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization.

Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization.

From Northeast and North Central U.S.A., call (650) 318-4480. From Southeast and Southwest U.S.A., call (650) 318-4480. From South Central U.S.A., call (650) 318-4434. From Northwest U.S.A., call (650) 318-4434. From Canada, call (650) 318-4480. From Europe, call (650) 318-4252 or +44 (0) 1276 401500. From Japan, call (650) 318-4252 or +44 (0) 1276 401500. From Japan, call (650) 318-4743. From the rest of the world, call (650) 318-4743. Fax, from anywhere in the world (650) 318-8044.

# Actel Customer Technical Support Center

Actel staffs its Customer Technical Support Center with highly skilled engineers who can help answer your hardware, software, and design questions. The Customer Technical Support Center spends a great deal of time creating application notes and

#### Appendix C: Product Support

answers to FAQs. So, before you contact us, please visit our online resources. It is very likely we have already answered your questions.

# Actel Technical Support

Visit the Actel Customer Support website (http://www.actel.com/custsup/search.html) for more information and support. Many answers available on the searchable web resource include diagrams, illustrations, and links to other resources on the Actel web site.

# Web Site

Actel has a World Wide Web home page where you can browse a variety of technical and non-technical information. The URL is http://www.actel.com.

Visit the Actel IP website at http://www.actel.com/ip.

# Contacting the Customer Technical Support Center

Highly skilled engineers staff the Technical Support Center from 7:00 A.M. to 6:00 P.M., Pacific Time, Monday through Friday. Several ways of contacting the Center follow:

**Electronic Mail** You can communicate your technical questions to our e-mail address and receive answers back by e-mail, fax, or phone. Also, if you have design problems, you can e-mail your design files to receive assistance. We constantly monitor the e-mail account throughout the day. When sending your request to us, please be sure to include your full name, company name, and your contact information for efficient processing of your request.

The technical support e-mail address is tech@actel.com.

# **Telephone** Our Technical Support Center answers all calls. The center retrieves information, such as your name, company name, phone number and your question, and then issues a case number. The Center then forwards the information to a queue where the first available application engineer receives the data and returns your call. The phone

Contacting the Customer Technical Support Center

hours are from 7:00 A.M. to 6:00 P.M., Pacific Time, Monday through Friday. The Technical Support numbers are:

## (650) 318-4460 (800) 262-1060

Customers needing assistance outside the US time zones can either contact technical support via email (tech@actel.com) or contact a local sales office. Please see our list of Worldwide Sales Offices.

Appendix C: Product Support

# Worldwide Sales Offices

## Headquarters

Actel Corporation 2061 Stierlin Court Mountain View, California 94043 Toll Free: 888.99.ACTEL

Tel: 650.318.4200 Fax: 650.318.4600

## US Sales Offices

#### California

Bay Area Tel: 650.318.4200 Fax: 650.318.4600

Irvine Tel: 949.788.0980 Fax: 949.788.0822

Newbury Park Tel: 805.375.5769 Fax: 805.375.5749

#### Colorado

Tel: 303.420.4335 Fax: 303.420.4336

#### Florida

Tel: 407.977.6846 Fax: 407.977.6847

#### Georgia

Tel: 770.277.4980 Fax: 770.277.5896

#### Illinois

Tel: 847.259.1501 Fax: 847.259.1575

Massachusetts

Tel: 978.244.3800 Fax: 978.244.3820

**Minnesota** Tel: 651.917.9116 Fax: 651.917.9114

New Jersey

#### Tel: 609.517.0304 North Carolina

Tel: 919.654.4529 Fax: 919.674.0055

## Pennsylvania

Tel: 215.830.1458 Fax: 215.706.0680

#### Texas

Tel: 972.235.8944 Fax: 972.235.965

## International Sales Offices

#### Canada

235 Stafford Rd. West, Suite 106 Nepean, Ontario K2H 9C1 Tel: 613.726.7575 Fax: 613.726.8666

France

#### Actel Europe S.A.R.L. 361 Avenue General de Gaulle 92147 Clamart Cedex

Tel: +33 (0)1.40.83.11.00 Fax: +33 (0)1.40.94.11.04

#### Germany

Lohweg 27 85375 Neufahrn

Tel: +49 (0)8165.9584.0 Fax: +49 (0)8165.9584.1

#### Italy

Via de Garibaldini, No. 5 20019 Settimo Milanese, Milano, Italy

#### Hong Kong

39th Floor One Pacific Place 88 Queensway Admiralty, Hong Kong

Tel: 852-22735712

#### Japan

EXOS Ebisu Building 4F 1-24-14 Ebisu Shibuya-ku Tokyo 150 Tel: +81 (0)3.3445.7671

Fax: +81 (0)3.3445.7671Fax: +81 (0)3.3445.7668

#### Korea

30th Floor, ASEM Tower, 159-1 Samsung-dong, Kangam-ku, Seoul, Korea

Tel: +82.2.6001.3382 Fax: +82.2.6001.3030

#### United Kingdom

Dunlop House, Riverside Way Camberley, Surrey GU15 3YL

Tel: +44 (0)1276.401452 Fax: +44 (0)1276.401490

86

# Index

# Α

Actel web site 84 web-based technical support 84 Assumptions v

## В

Back-Annotated Timing 52

# С

ChipEdit 50 clock circuits 11 40MHz oscillator 11 manual clock 11 Contacting Actel customer service 83 electronic mail 84 telephone 85 toll-free 83 web-based technical support 84 Customer service 83

# D

design implementation 45 layout 50 design flow VHDL APA 17 design synthesis 42 Designer 45 device programming 54 device selection 57 Document Assumptions v

# Ε

Electronic mail 84, 85 evaluation board 9 testing 15

# F

FlashPro Lite analyze chain 57 programming the device 61 saving the log file 66 setting up 54 verifying the correct programming 64

# Η

hardware components 9 hardware installation 15

# L

LED device connections 11 Libero IDE design flow design creation adding ACTgen macros 18 design capture 18 pre-synthesis simulation 19 symbols for hdl files 18 synthesis & netlist generation 19 test bench generation 19 design entry 18 design implementation 19 programming 20 system verification 21

# Ν

new project creation 23

## Index

## Ρ

pin editing 47 PinEdit 49 post-synthesis simulation 44 power supply 10 pre-synthesis simulation drawing waveforms 30 exporting the testbench 32 importing signal information 28 performing 28 Product Support 83-86 Product support customer service 83 electronic mail 84, 85 technical support 84 toll-free line 83 web site 84 programming file generation 53 programming headers 10

# S

software installation 15 stapl file loading 58 starter kit contents 7 stimulus creating using WaveFormer Lite 28 switches device connections 13 Synplify 42

### Т

test bench exporting 32 test file programming 16 Timer 50 timing simulation 52 Toll-free line 83

## $\boldsymbol{V}$

VHDL APA design flow 17

## W

WaveFormer Lite 28 waveforms 30 Web-based technical support 84

# For more information about Actel's products, call 888-99-ACTEL or visit our Web site at http://www.actel.com

Actel Corporation • 955 East Arques Avenue • Sunnyvale, CA USA 94086 U.S. Toll Free Line: 888-99-ACTEL • Customer Service: 408-739-1010 • Customer Service FAX: 408-522-8044 Customer Applications Center: 800-262-1060 • Customer Applications FAX: 408-739-1540

**Actel Europe Ltd.** • Dunlop House, Riverside Way • Camberley, Surrey GU15 3YL • Tel: +44 (0)1276.401452 • Fax: +44 (0)1276.401490

**Actel Japan •** EXOS Ebisu Bldg. 4F • 1-24-14 Ebisu Shibuya-ku • Toyko 150 • Japan Tel: +81 (0)334-457-671 Fax: +81 (0)334-457-668

5020005-0/5.03

