

Beta Site Tutorial 28 March 1996

#### Tutorial on RASSP Design-For-Testability

John S. Evans, Shanti Sharma, and R. J. Tarzaiski Lockheed Martin Advanced Technology Laboratories (609) 338-4046 (609) 338-4029 (609) 338-4046 jevans @aatl.lmco.com, ssharma @atl.lmco.com, rrtarzais @atl.lmco.com

Richard M. Sedmak Self-Test Services (215) 628-9700 rsedmak@voicenet.com

### **RASSP Design For Test Training**



ATL Facility March 28, 1996 8:00-11:30 AM

8:00-8:30 8:30-9:15 9:15-9:45 9:45-10:00 10:00-10:45 10-45-11:15 Introduction DFT Methodology Test Architecture Break Methodology Example DFT Tools & String Example Summary & Feedback Tarza is ki Sedma k Evans

Tarza is ki Evans/ Sharma Tarza is ki

# Introduction

- Tutorial Objective and Scope
- Other DFT Tutorial Resources
- Who are DFT Methodology Users?
- The Test Problem
- The Design Test Problem
- The Manufacturing Test Problem
- The Field Test Problem
- The DFT Solution
- RASSP DFT Goals & Scope
- Integration of DFT into RASSP

## **Tutorial Objective and Scope**

- <u>Course Objective</u> Provide a top level view into the RASSP DFT developments & methodology.
- Hands-on example of key parts of the DFT Methodlogy (Test Requirements and Test Strategy Diagram).
- Demonstration of some tool "integrations" and application.
- IS NOT:
  - comprehensive
  - a primer on specific DFT techniques and tools
  - focused on chip level DFT

### **Other DFT Tutorial Resources**

- "RASSP DFT Methodology Tutorial", LM-ATL, R. Sedmak & J. Evans.
- ASSET, DFT & BIST Training Courses offered by Self-Test Services (R. Sedmak).
- "Test Technology Overview", RASSP E&F, Dr. Robert H. Klenke, rhk2j@hal.ee.virginia.edu.
- Solution Strategies Workshops "Test For ASIC's" & "BSCAN DFT for ASIC, IC & Bd Design", Mentor Graphics Corp. & Hewlett Packard.
- TI Testability CD-ROM, Testability Handbook, Boundary Scan Tutorial & ASSET Preview
- Teradyne Victory Preview Disk
- WAVES Web Site & CD ROM

# Who are DFT Users?

- Customer
  Test Requirements, Test Strategies, Test
  Architectures,
- Design Engineer Test Requirements, Test Strategies, Test Architectures, DFT Implementation
- Test Engineer Test Requirements, Test Strategies, Test Architectures, DFT Implementation, Test Plans, Test Procedures, Test Programs
- Manufacturing Test Requirements, Test Strategies, Test Equipment & Fixtures, Test Programs, Test Application, Data Collection

Field

•

Test Requirements, Test Strategies, Test Programs, Test Fixtures, Test Application, Data Collection

# **The Test Problem**

### Growing complexity

- Chip on System, 100 Mhz+ clocks
- Chip Scale packaging
- Growing demand
  - explosion in semiconductor & electronics
- Reduced time to market
  - cellular phones & notebook computers have a 6 month product window

### Increased demand for quality

- 6 Sigma
- ISO 9000

# The Design Test Problem

#### • General Test Problem + ...

- Multi-Processor Hardware / Software Integration
  - In-Circuit Emulation
- Lack of models for complex, Off-The-Shelf (OTS) ASIC's, DSP's, Boards and Systems
- Isolation of Design Flaws from Manufacturing Defects

## **The Manufacturing Test Problem**

#### • General Test Problem + ...

- Electronics being manufactured exceed capabilities of ATE
- ATE costs increase while overall reliability is going down due to the number of channels and the complexity of each channel
- Increased test time translates into less units out per day translates into more capacity required to meet demand

# **The Field Test Problem**

- General Test Problem + Manufacturing Test Problem + ...
  - Re-engineering Test Programs Sets for the ATE the depot has (vs the factory)
  - Logistics
    - Spares
    - Troubleshooter skill level
    - On-site vs remote dignostics
  - Keeping track of revisions/ ECO's in the field
    - Which version do I have?
    - Should I replace this unit?

# **The DFT Solution**

- Singular Test Architecture (Design/ Manufacturing/ Field) reduces development effort by three
- Hierarchical, Independent Test & Maintenance architecture
- Built-In Self Test and Automatic Fault-History Logging
- Predictable, Verifiable and Measurable process for DFT development

## **RASSP Program Objectives and Goals**

- The objective of the Rapid Prototyping of Applications Specific Signal Processors (RASSP) program is to improve the process of designing, manufacturing, and fielding embedded digital signal processors
- Major goals
  - 4x reduction in time for initial design or upgrade
    - Commensurate improvements in quality, life cycle cost, and supportability
    - State-of-the-art when fielded
  - Commercialization and promulgation of the RASSP process



## **RASSP DFT METHODOLOGY GOALS**

- Hierarchical approach integrated with RASSP processes
- Support and facilitate RASSP goals
- Foster reuse of test and BIST/DFT elements
- Guided, but not driven, by existing tools
- Accommodate presence of COTS in the system



### **RASSP Concepts** which DFT Leverages

| <b>RASSP</b> Concept          | Benefit                              | DFT Leverage        | Benefit                 |
|-------------------------------|--------------------------------------|---------------------|-------------------------|
| Model Year                    | Low cost technology                  | Embed Testability   | Facilitate singular est |
| Architecture &                | upgrades over nodel years            | Architecture into   | philosophy & ease of    |
| Standard Vintual<br>Interface | and across products                  | MYA                 | upgrades                |
| Virtual pototype              | Earlyverifcaton of top               | Embed BIST          | Earlytest & debug of    |
|                               | down, Hieearbical model of<br>system | resources into VP   | BISTfunctions           |
| HW/SWCoDesign                 | Simpler integration & test &         | Capture Testability | Early development of    |
|                               | Improved product quality             | Architecture in     | test functions          |
|                               |                                      | Perfirmance         | fadli <b>a</b> tes HWSW |
|                               |                                      | Models & DFGs       | Integraiton             |
| Enterprise Infra-             | Automaton and control of             |                     | Integration of DFTinto  |
| Stucture                      | process and reuse of                 | workflows and re    | RASSP                   |
|                               | components and data                  | use librarie        |                         |

RASSP concepts provides a good framework for integrating design with test.

## **Benefits of Integrating DFT into RASSP**

| Approach                                     | Benefit                                                           |  |
|----------------------------------------------|-------------------------------------------------------------------|--|
| 1. Consolidate test requirements             | 1. Reduce overall test development efforts and cost               |  |
| 2. Incorporate TSD construct                 | 2. Bridge requirements to implementation                          |  |
| 3. Extend concept of re-use                  | 3. Minimize impact of test on schedule and cost                   |  |
| 4. Implement conformance checking (via TSD). | 4. Consistent framework for<br>feedback of model year<br>results. |  |
| 5. Model test resources in VP                | 5. Concurrent test<br>development shortens<br>schedule            |  |
| 6. Integrate test architecture with MYA      | 6. Consistent use; Model year                                     |  |

# **Design-For-Test Integration Tasks**

- Work Flows and Activity Definitions
- DFT Tool Integration's
  - CAT or Test Specific (Fault simulation, Testability Analysis, DFT/ BIST insertion, ATPG, ...)
  - CAE or Re-use of functional engineering tools (HDL Entry, SW development, simulation, Data Management, ...)
- Re-use Libraries
  - Object Class Hierarchy (DOCH)
  - Contents of re-use elements (what data constitutes a re-use element)
  - Initial population of critical elements
- Templates and standards for test related product data
- Training
  - Benefits
  - Process
  - Tools