# Actel<sub>®</sub> Tools

Netlist Viewer User's Guide R1-2003



Windows@ & UNIX@ Environments

#### Actel® Corporation, Sunnyvale, CA 94086

© 2002 Actel Corporation. All rights reserved.

Part Number: 5029135-1

Release: December 2002

No part of this document may be copied or reproduced in any form or by any means without prior written consent of Actel.

Actel makes no warranties with respect to this documentation and disclaims any implied warranties of merchantability or fitness for a particular purpose. Information in this document is subject to change without notice. Actel assumes no responsibility for any errors that may appear in this document.

This document contains confidential proprietary information that is not to be disclosed to any unauthorized person without prior written consent of Actel Corporation.

#### Trademarks

Actel and the Actel logotype are registered trademarks of Actel Corporation.

Adobe and Acrobat Reader are registered trademarks of Adobe Systems, Inc.

Liberty is a licensed trademark of Synopsys Inc. This product uses SDC, a Propri-etary format of Synopsys Inc.

Libero is a trademark of Actel Corporation.

Mentor Graphics, Viewlogic, ViewDraw, MOTIVE, and ModelSim are registered trademarks of Mentor Graphics, Inc.

Synplify and Synplicity are registered trademarks of Synplicity, Inc.

Verilog is a registered trademark of Open Verilog International.

WaveFormer Lite and SynaptiCAD are trademarks of SynaptiCAD, Inc.

Windows is a registered trademark and Windows NT is a trademark of Microsoft Corporation in the U.S. and other countries.

All other products or brand names mentioned are trademarks or registered trade-marks of their respective holders.

# Table of Contents

| 1 | Introduction                                |
|---|---------------------------------------------|
|   | Document Assumptions                        |
|   | Actel Manuals                               |
|   | Online Helpx                                |
| 2 | Getting Started with Netlist Viewer         |
|   | Starting Netlist Viewer                     |
|   | Netlist Viewer                              |
|   | Navigation                                  |
|   | Toolbar                                     |
|   | Menu Commands                               |
| 3 | Using Netlist Viewer                        |
|   | Viewing Your Netlist                        |
|   | Navigating Through Your Netlist             |
|   | Using the Design Hierarchy View             |
|   | Highlighting Objects                        |
|   | Searching                                   |
|   | Using Netlist Viewer with Timer             |
|   | Using Netlist Viewer with ChipEdit          |
| 4 | Netlist Viewer Examples                     |
|   | Debugging Simulation Results                |
|   | Identifying Paths                           |
|   | Viewing Buffers                             |
|   | Actel U.S. Toll-Free Line                   |
|   | Customer Service                            |
|   | Customer Applications Center                |
|   | Guru Automated Technical Support            |
|   | Web Site                                    |
|   | FTP Site                                    |
|   | Contacting the Customer Applications Center |

Table of Contents

# List of Figures

| Netlist Viewer Button                                        |
|--------------------------------------------------------------|
| Netlist Viewer                                               |
| The Netlist Viewer With All Windows Open                     |
| Hierarchy View Window                                        |
| Search View Window                                           |
| Netlist Viewer Opens                                         |
| Pushing One Level Deeper into the Design                     |
| Symbol for Continuing Net                                    |
| Symbol for Previous Net                                      |
| Symbol for a Continuing Net                                  |
| Symbol for Previous Net                                      |
| Hierarchy View Window                                        |
| Highlighted Object                                           |
| Highlighting Groups                                          |
| Searching                                                    |
| Netlist Viewer                                               |
| Timer Starts                                                 |
| Paths Tab                                                    |
| Expanded Paths                                               |
| Instance in Timer is Highlighted in Netlist Viewer           |
| Netlist Viewer Starts                                        |
| ChipEdit Window                                              |
| Item is Selected in Both ChipEdit and Netlist Viewer         |
| Investigating Signal Output                                  |
| Flip Flop Feedback                                           |
| Starting Netlist Viewer                                      |
| Starting Timer                                               |
| Timer's Paths Tab                                            |
| Expanding the Path                                           |
| Combinational Gates in Timer's Expanded Paths Window         |
| Selected Macro is Located and Selected in the Netlist Viewer |
| Netlist Viewer Starts                                        |
|                                                              |

List of Figures

| Inserted Buffers | 46 |
|------------------|----|
|------------------|----|

# Introduction

The Netlist Viewer displays your netlist in a hierarchical manner, providing you with a logical view of your design.

The Netlist Viewer can be used alone to explore each level of the hierarchy and to trace signals. Used with PinEdit, ChipEdit, or Timer, the Netlist Viewer assists you in meeting area and timing goals by helping you with critical path identification.

# Document Organization

This guide provides detailed cross-platform information about Netlist Viewer. Use it as a reference in your everyday work.

Step-by-step instructions for using Netlist Viewer on Windows and UNIX workstations are in this guide. Any platform differences in procedures and commands are noted in the text.

The Netlist Viewer User's Guide contains the following chapters:

**Chapter 1 - Getting Started with Netlist Viewer** contains details about Netlist Viewer's interface, toolbars, and menu commands.

**Chapter 2 - Using Netlist Viewer** contains instructions on how to use Netlist Viewer alone, or with other User Tools to locate paths.

Chapter 3 - Examples illustrates common uses for the Netlist Viewer.

**Appendix A - Product Support** provides information about contacting Actel for customer and technical support.

### Document Assumptions

This document assumes you have a working knowledge of your operating system and its conventions, including standard menus and commands, how to use a mouse, and how to open, save, and close files. For help with any of these techniques, see the documentation that came with your computer.

This document also assumes you are familiar with the FPGA architectures and have a working knowledge of the Designer software.

### Actel Manuals

Designer and Libero include printed and online manuals. The online manuals are in PDF format and available from Libero and Designer's Start Menus and on the CD-ROM. From the Start menu choose:

- Programs > Libero 2.2 > Libero 2.2 Documentation.
- Programs > Designer Series > R1-2002 Documentation

Also, the online manuals are in PDF format on the CD-ROM in the "/manuals" directory. These manuals are also installed onto your system when you install the Designer software. To view the online manuals, you must install Adobe® Acrobat Reader® from the CD-ROM.

The Designer Series includes the following manuals, which provide additional information on designing Actel FPGAs:

*Libero User's Guide.* This manual contains information about using Libero, Actel's Integrated Design Environment. Details about using ViewDraw for Actel, WaveFormer Lite, Synplicity, and ModelSim are provided.

*Getting Started User's Guide.* This manual contains information for using the Designer Series Development System software to create designs for, and program, Actel devices.

Designer User's Guide. This manual provides an introduction to the Designer series software as well as an explanation of its tools and features.

*PinEdit User's Guide.* This guide provides a detailed description of the PinEdit tool in Designer. It includes cross-platform explanations of all the PinEdit features.

*ChipEdit User's Guide.* This guide provides a detailed description of the ChipEdit tool in Designer. It includes a detailed explanation of the ChipEdit functionality.

*Timer User's Guide.* This guide provides a detailed description of the Timer tool in Designer. It includes a detailed explanation of the Timer functionality.

*SmartPower User's Guide.* This guide provides a detailed description of using the SmartPower tool to perform power analysis.

*Netlist Viewer User's Guide.* This guide provides a detailed description of the Netlist Viewer. Information on using the Netlist Viewer with Timer and ChipEdit to debug your netlist is provided.

A Guide to ACTgen Macros. This Guide provides descriptions of macros that can be generated using the Actel ACTgen Macro Builder software.

*Actel HDL Coding Style Guide.* This guide provides preferred coding styles for the Actel architecture and information about optimizing your HDL code for Actel devices.

*Silicon Expert User's Guide.* This guide contains information to assist designers in the use of Actel's Silicon Expert tool.

*Cadence*<sup>®</sup> *Interface Guide.* This guide contains information to assist designers in the design of Actel devices using Cadence CAE software and the Designer Series software.

*Mentor Graphics*<sup>®</sup> *Interface Guide.* This guide contains information to assist designers in the design of Actel devices using Mentor Graphics CAE software and the Designer Series software.

*Synopsys®Synthesis Methodology Guide.* This guide contains preferred HDL coding styles and information to assist designers in the design of Actel devices using Synopsys CAE software and the Designer Series software.

*Symplicity Synthesis Methodology Guide*. This guide contains information about using the Symplicity Synthesis tools with Actel Designer Series software to create designs for Actel devices.

*Innoveda*<sup>®</sup> eProduct Designer Interface Guide (Windows). This guide contains information to assist designers in the design of Actel devices using eProduct Designer CAE software and the Designer Series software.

VHDL Vital Simulation Guide. This guide contains information to assist designers in simulating Actel designs using a Vital compliant VHDL simulator.

*Verilog Simulation Guide.* This guide contains information to assist designers in simulating Actel designs using a Verilog simulator.

#### Activator and APS Programming System

*Installation and User's Guide.* This guide contains information about how to program and debug Actel devices, including information about using the Silicon Explorer diagnostic tool for system verification.

*Silicon Sculptor User's Guide.* This guide contains information about how to program Actel devices using the Silicon Sculptor software and device programmer.

*Flash Pro User's Guide.* This guide contains information about how to program Actel ProASIC and ProASIC PLUS devices using the Flash Pro software and device programmer.

*Silicon Explorer II.* This guide contains information about connecting the Silicon Explorer diagnostic tool and using it to perform system verification.

*Macro Library Guide.* This guide provides descriptions of Actel library elements for Actel device families. Symbols, truth tables, and module count are included for all macros.

*WaveFormer Lite Guide.* This guide contains information on using WaveFormer Lite to generate VHDL and Verilog stimulus based test benches for the Actel design software.

ViewDraw User's Guide. This guide contains information about using ViewDraw.

*ModelSim Bookshelf.* This bookshelf contains the ModelSim User's Guide, Command Reference, and Tutorial.

### Online Help

The Designer Series software comes with online help. Online help specific to each software tool is available in Libero, Designer, ChipEdit, PinEdit, Libero, ACTgen, Silicon Expert, Silicon Explorer II, Silicon Sculptor, and APSW.

# Getting Started with Netlist Viewer

This chapter contains details about Netlist Viewer's interface and commands. For information on using Netlist Viewer with PinEdit, ChipEdit, or Timer, see

# Starting Netlist Viewer

Netlist Viewer is available from Designer's main window. It can only be started after your design has been compiled.

To start Netlist Viewer from Designer, click *Netlist Viewer*, as shown in Figure 1-1. If you have not compiled your design, Designer prompts you to go through the compilation process.



Figure 1-1. Netlist Viewer Button

#### Chapter 1: Getting Started with Netlist Viewer

The Netlist Viewer reads in your netlist design and generates a clearly laid out schematic view, as shown in Figure 1-2.



Figure 1-2. Netlist Viewer

# Netlist Viewer

The Netlist Viewer, as shown in Figure 1-3, consists of three windows, the Schematic View, Hierarchical View, and Search View Windows. The Netlist

Viewer also contains a menu bar, toolbar, and status bar. Each of these items is described below.



Figure 1-3. The Netlist Viewer With All Windows Open

The Schematic View Window displays a graphical representation of the netlist.

Design Hierarchy View

**Schematic** 

View

The Design Hierarchy View Window provides easy navigation through the design hierarchy and gives a compact hierarchy overview.

#### Chapter 1: Getting Started with Netlist Viewer

#### To view the Design Hierarchy View Window:

**1. From the View menu, click** *Hierarchy***.** The hierarchy window opens. This window is sizable and dockable.

Any item selected in one window is selected in all, as shown in Figure 1-4.



Figure 1-4. Hierarchy View Window

#### Search View

Use the Search window to search for instances, nets, and ports. For information on using the search view, "Search View" on page 14.

#### To open the Search View Window:

1. From the View menu, click *Search Tool.* The Search View Window opens to the right of the Schematic View window, as shown in Figure 1-5.



Figure 1-5. Search View Window

The Search View Window is sizable and dockable.

# Navigation

You can navigate in the logical view of the design in two directions:

#### Vertical

You can navigate vertically if you have a hierarchical design.

Use the Push and Pop commands, from the Edit menu and the toolbar, to move through the hierarchical design. The Push command allows you to go

Chapter 1: Getting Started with Netlist Viewer

one level deeper in the design hierarchy. Pop is the reverse action, your view rises up one level.

Right-click anywhere in the Netlist Viewer to open a right-click menu, which provides shortcuts to Push and Pop functions.

The menu and toolbar also include a Top command that brings you back to the top level of the design hierarchy.

All three commands can be accessed through keyboard shortcuts:

- CTRL-P for Push
- CTRL-O for Pop
- CTRL-T for Top

**Horizontal** Large designs might not fit in the window. When this occurs, Netlist Viewer applies page splitting.

Navigate through pages at a given level by following a net. Nets that continue on another page are terminated by special symbols. To follow the net, doubleclick on the symbol. For more information, refer to "Navigating Through Your Netlist" on page 20.

# Toolbar

Netlist Viewer's toolbar contains commonly used commands.



# Menu Commands

| File Menu | <b>Print</b> : Prints what is currently displayed in the Netlist Viewer.                                                                                    |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | <b>Print Preview</b> : Prints what is currently displayed in the Netlist Viewer to a preview window.                                                        |
|           | Print Setup: Sets up your printing options.                                                                                                                 |
|           | Close: Closes the Netlist Viewer.                                                                                                                           |
| Edit Menu | <b>Push</b> : Displays the next lower level in the design hierarchy.                                                                                        |
|           | <b>Pop</b> : Displays the next higher level in the design hierarchy.                                                                                        |
|           | <b>Top</b> : Displays the top level of the design.                                                                                                          |
|           | Highlight: Marks the currently selected object by turning it red.                                                                                           |
|           | <b>Highlight Append</b> : Highlights the currently selected object, by turning it red, and adds it to a group, which includes that last highlighted object. |
|           | Unhighlight: Unmarks the selected object only, returning it to yellow or blue.                                                                              |
|           | <b>Clear Highlight</b> : Clears all marked objects, returning them to yellow or blue.                                                                       |
| View Menu | Zoom Window: Allows you to drag out an area to enlarge.                                                                                                     |
|           | Zoom Fit: Fits design in Netlist Viewer.                                                                                                                    |
|           | <b>Zoom In</b> : Magnifies the view by a factor 2 (x2).                                                                                                     |
|           | <b>Zoom Out</b> : Reduces the view by a factor 2 (x.5).                                                                                                     |
|           | Redraw: Redraws the screen.                                                                                                                                 |
|           | Go to First Page: Takes you to the first page in the design.                                                                                                |
|           | <b>Go to Previous Page</b> : Displays the previous page in the Schematic View window.                                                                       |
|           | Go to Next Page: Displays the next page in the Schematic View window.                                                                                       |
|           | Go to Last Page: Displays the last page in the Schematic View window.                                                                                       |

Chapter 1: Getting Started with Netlist Viewer

**Pre-optimized Netlist (Axcelerator Family)**: Displays the pre-optimized netlist in the Schematic View window.

**Optimized Netlist (Axcelerator Family):** Displays the optimized flattened netlist in the Schematic View window. This is the default view.

**Toolbar**: Hides or displays the toolbar.

Search Tool: Hides or displays the Search window.

Hierarchy: Hides or displays the Hierarchy window.

# **Using Netlist Viewer**

The Netlist Viewer can be used alone to explore each level of the hierarchy and to trace signals. Used with PinEdit, ChipEdit, or Timer, the Netlist Viewer assists you in meeting area and timing goals by helping you with critical path identification.

# Viewing Your Netlist

The Schematic View Window displays your netlist in a graphical manner, assisting you in debugging your netlist.

#### To view your netlist using Netlist Viewer:

1. Start Netlist Viewer. Click *Netlist Viewer* in the Design Flow window. The Netlist Viewer starts and displays your netlist as shown in Figure 2-1.



Figure 2-1. Netlist Viewer Opens

Chapter 2: Using Netlist Viewer

#### Axcelerator Designs

For Axcelerator designs only, choose to view the optimized flattened netlist or the pre-optimized hierarchical netlist.

Both have advantages and weaknesses:

- The optimized flattened netlist is a non-hierarchical view. Use the optimized flattened netlist when cross-probing with other User Tools, such as PinEdit or Timer.
- The pre-optimized netlist is the original netlist, as passed to the Designer software. The hierarchical structure is useful for navigating. When using the pre-optimized netlist for cross-probing, some items might not appear.

To switch between the different views, from the View menu, click *Pre-Optimized Netlist* or *Optimized Netlist*.

### Navigating Through Your Netlist

You can navigate in the logical view of the design vertically and horizontally. This section describes both.

#### Vertical Navigation

Vertical navigation is possible for all families and for the Axcelerator family, if you use the pre-optimized netlist. Navigate vertically through your hierarchical design by using the push, pop, and top commands. These commands are available from the Edit menu, the right-click menu, and the toolbar. They can also be accessed through keyboard shortcuts: CTRL-P for Push, CTRL-O for Pop and CTRL-T for Top.

To go one level deeper in a design:

1. Select an instance.

2. From the Edit menu, click *Pusb*. Or, from the right-click menu select Push instance <name>, as shown in Figure 2-2.



Figure 2-2. Pushing One Level Deeper into the Design

To rise one level higher in a design:

1. From the Edit menu, click *Pop*.

To rise to the top level:

1. From the Edit menu, click *Top*.

#### Horizontal Navigation

When large designs do not fit in the Schematic View window, Netlist Viewer applies page splitting.

# To navigate to the next page in a design do one of the following:

- From the View Menu, click Go to Next Page
- Click the Next Page button in the toolbar

#### To navigate to the previous page:

- From the View Menu, click Go to Previous Page
- Click the Previous Page button in the toolbar

#### To navigate to the first page:

- From the View menu, click Go to First Page
- Click the First Page toolbar button

#### To navigate to the last page:

- · From the View menu, click Go to Last Page
- Click the Last Page toolbar button

**Following Nets** Following a net might take you to the next page in a schematic, or several pages away.

#### To follow a net:

• In the Schematic View window, click a net that continues before or after the page being viewed. Nets that continue are terminated by the symbol shown in Figure 2-3. Nets that continue on a previous page are terminated by the symbol shown in Figure 2-4. Click the symbol to follow the net.



Figure 2-3. Symbol for Continuing Net



Figure 2-4. Symbol for Previous Net

In the example below, Figure 2-5, clicking the symbol next to sclk3m57\_0 takes you to the page where the net continues.



Figure 2-5. Symbol for a Continuing Net

In the example below, Figure 2-6, clicking the symbol next to sclk3m57\_0 takes you to the page where the net came from.



Figure 2-6. Symbol for Previous Net

### Using the Design Hierarchy View

The Design Hierarchy View Window provides easy navigation through the design hierarchy and gives a compact hierarchy overview. When an instance is selected in the Design Hierarchy View window it is highlighted in the Schematic View window.

To view the design Hierarchy View window:

- 1. From the View menu, click *Hierarchy*. The hierarchy window opens.
- 2. Select an instance name in the hierarchy. The instance is located and highlighted in the Schematic Viewer, as shown in Figure 2-7. All parents as well are selected. Since any item selected in one window is selected in all,

#### Chapter 2: Using Netlist Viewer

selecting an instance in the Schematic Viewer locates and selects the instance in the Hierarchy View.



Figure 2-7. Hierarchy View Window

# Highlighting Objects

Highlight objects or groups of objects for easy reference. Highlighted objects are designated by the color red.

To highlight an object:

1. Select the object in the Netlist Viewer.

2. From the Edit menu, click *Highlight* or click the *Highlight* button in the toolbar. The object changes from yellow or blue, to red, as shown in Figure 2-8.



Figure 2-8. Highlighted Object

To highlight a group of objects:

- 1. Select the object in the Netlist Viewer.
- 2. From the Edit menu, click *Highlight* or click the *Highlight* button in the toolbar. The object changes from blue or yellow to red.
- **3. Select another object to add to the group.** Select multiple objects by holding down the SHIFT key while selecting.
- 4. From the Edit menu, click *Highlight Append* or click the *Highlight Append* toolbar button. Continue selecting and adding

#### Chapter 2: Using Netlist Viewer

objects you want marked as a group. This can be useful for tracing a net, as shown in Figure 2-9.



Figure 2-9. Highlighting Groups

To un-highlight an object or group of objects:

- **1. Select the object, or the group of objects.** To select a group, hold the Shift key while selecting objects with your mouse.
- 2. From Edit menu, click *Un-highlight*, or click the Un-highlight toolbar button.

#### To un-highlight all objects:

1. From the Edit menu, click *Clear Highlight*, or click the Clear Highlight toolbar button. All marked objects in the current level are unmarked.

### Searching

Searching for objects can shorten your debug time. Use the Search window to search for instances, nets, and ports.

#### To search for an instance, net or port:

1. From the View menu, click *Search Tool.* The Search Window opens, as shown in Figure 2-10.



Figure 2-10. Searching

#### 2. Select Instance, Net, or Port in the Search for area.

Type the text you are looking for in the Name area (Inst Name, Port Name, or Net Name depending upon which radio button is selected) and/or Cell Type fields. Cell Type is only available for instance searches. When searching for instances, Inst Name or Cell Type can be blank, but not both.

These fields accept regular expressions. Wildcards in regular expression include:

- ? matches any single character
- \* matches any string
- [] matches any single character among those listed between brackets
- [A-Z] matches any single character in range A-Z
- [Z-A] matches any single character in range A-Z
- / is the level-bordering symbol. "A/B" designates "object B, which is part of instance A". Note that the level-bordering symbol cannot be put between brackets in a regular expression.
- 3. Select Search Options in the Options area. Click the Wildcards radio button if you want to search using wildcards. Click Case Sensitive if you want the search to only return items with the exact characters specified.
- **4. Define Search Range.** In the Search Range area, select your search parameters. Select top level, current level, or all levels.
- 5. Click *Start Search*. The located objects, if any, appear in the Result window.
- 6. Locate objects in the Schematic View. Selecting one or several objects in the Result window and clicking *Select In Viewer* selects the objects in the Schematic View. Simply clicking *Select All In Viewer* selects all found objects in the Schematic View.

# Using Netlist Viewer with Timer

Use the Netlist Viewer with Timer to view and trace entire paths. For more detailed information about Timer, please refer to the *Timer User's Guide*.

#### Tracing Timing Paths

To trace paths using the Netlist Viewer and Timer:

1. Start Netlist Viewer. Click on *Netlist Viewer* in Designer's Design Flow window.



Note: Your design must be compiled in order to start Netlist Viewer. If it isn't compiled, Designer prompts you to do so.

Netlist Viewer starts, displaying your netlist as shown in Figure 2-11.



Figure 2-11. Netlist Viewer

Chapter 2: Using Netlist Viewer

2. Start Timer. Click on Timer in Designer's Design Flow window.



Timer starts, as shown in Figure 2-12

| -                                  |  |  |  |  |  |  |  |
|------------------------------------|--|--|--|--|--|--|--|
| 🕒 PrsntrPcm - Timer 📃 🗾 🗙          |  |  |  |  |  |  |  |
| File Edit View Tool Help           |  |  |  |  |  |  |  |
|                                    |  |  |  |  |  |  |  |
| Select Clock => piClk4Fsc          |  |  |  |  |  |  |  |
| Summary Clocks Paths Breaks        |  |  |  |  |  |  |  |
| piClk4Fsc Frequency                |  |  |  |  |  |  |  |
| 75 100                             |  |  |  |  |  |  |  |
| 50                                 |  |  |  |  |  |  |  |
| 15                                 |  |  |  |  |  |  |  |
| Frequency                          |  |  |  |  |  |  |  |
| <mark>79</mark> мнz                |  |  |  |  |  |  |  |
| 0                                  |  |  |  |  |  |  |  |
| Actual: 79.14 Mhz                  |  |  |  |  |  |  |  |
| Required: Mhz 💌                    |  |  |  |  |  |  |  |
|                                    |  |  |  |  |  |  |  |
| Actual(ns) Required (ns)           |  |  |  |  |  |  |  |
| Input Ports to Registers: 8.23     |  |  |  |  |  |  |  |
|                                    |  |  |  |  |  |  |  |
| Registers to Output Ports: 6.13    |  |  |  |  |  |  |  |
| Input Ports to Output Ports: 16.27 |  |  |  |  |  |  |  |
| Set                                |  |  |  |  |  |  |  |
|                                    |  |  |  |  |  |  |  |
|                                    |  |  |  |  |  |  |  |

Figure 2-12. Timer Starts

**3.** Click the Timer *Paths* tab. The Paths tab is displayed, as shown in Figure 2-13.

|                                                   | Edit View Tool Help                                                | Ex 🎒 🖻 🗵 🕱                                                                                                                                    |                                                             |                                                      |          |       |        |
|---------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------|----------|-------|--------|
|                                                   | t Clock => piClk4F                                                 |                                                                                                                                               | •                                                           |                                                      |          |       |        |
| Sum                                               | mary Clocks Paths                                                  | Breaks                                                                                                                                        | _                                                           |                                                      |          |       |        |
| Set                                               | From                                                               | То                                                                                                                                            | Actual                                                      | Max Delay                                            | Slack    | ld    |        |
| 1                                                 | All Inputs                                                         | All Registers / piClk4Fsc                                                                                                                     | 8.23                                                        |                                                      |          |       |        |
| 2 /                                               | All Registers / piClk4Fsc                                          | All Registers / piClk4Fsc                                                                                                                     | 11.94                                                       |                                                      |          |       |        |
| _                                                 | All Registers / piClk4Fsc                                          | All Outputs                                                                                                                                   | 6.13                                                        |                                                      |          |       |        |
| 4 /                                               | All Inputs                                                         | All Outputs                                                                                                                                   | 16.27                                                       |                                                      |          |       |        |
|                                                   |                                                                    |                                                                                                                                               |                                                             |                                                      |          |       |        |
| Dath                                              | All Inputs                                                         | All Desisters (n                                                                                                                              | CilletEco                                                   | - Actual                                             | MayDelay | Slack | 1.14   |
| Path                                              | · · ·                                                              | All Registers / pi                                                                                                                            |                                                             | ▼ Actual                                             | MaxDelay | Slack | Id     |
| Path                                              | piSRst                                                             | TvOut_lf/oSynCsyn                                                                                                                             | c:E                                                         | 8.23                                                 | MaxDelay | Slack | Id     |
| 1<br>2                                            | · · ·                                                              | TvOut_f/oSynCsyn<br>TvOut_f/sb4vsdf_1                                                                                                         | c:E<br>:CLR                                                 |                                                      | MaxDelay | Slack |        |
| 1<br>2<br>3                                       | piSRst<br>piSRst                                                   | TvOut_lf/oSynCsyn                                                                                                                             | D:E<br>:CLR<br>.R                                           | 8.23<br>6.83                                         | MaxDelay | Slack |        |
| 1<br>2<br>3<br>4                                  | piSRst<br>piSRst<br>piSRst                                         | TvOut_lf/oSynCsyn/<br>TvOut_lf/sb4vsdf_1<br>TvOut_lf/oVGate:CL                                                                                | CLR<br>CLR<br>R<br>CLR                                      | 8.23<br>6.83<br>6.83                                 | MaxDelay | Slack | Id     |
| 1<br>2<br>3<br>4<br>5                             | piSRst<br>piSRst<br>piSRst<br>piSRst                               | TvOut_lf/oSynCsyn<br>TvOut_lf/sb4vsdf_1<br>TvOut_lf/oVGate:CL<br>TvOut_lf/sb4hsdf_2                                                           | CLR<br>CLR<br>R<br>CLR<br>CLR                               | 8.23<br>6.83<br>6.83<br>6.60                         | MaxDelay | Slack |        |
| 1<br>2<br>3<br>4<br>5                             | piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst                     | TvOut_If/oSynCsyn<br>TvOut_If/sb4vsdf_1<br>TvOut_If/oVGate:CL<br>TvOut_If/sb4hsdf_2<br>TvOut_If/sb4vsdf_0                                     | CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR                      | 8.23<br>6.83<br>6.83<br>6.60<br>6.60                 | MaxDelay | Slack | Id<br> |
| 1<br>2<br>3<br>4<br>5<br>5<br>7                   | piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst           | TvOut_t/synCsyn<br>TvOut_t/sb4vsdf_1<br>TvOut_t/sb4vsdf_1<br>TvOut_t/sb4vsdf_2<br>TvOut_t/sb4hsdf_2<br>TvOut_t/sb4vsdf_0<br>TvOut_t/sb4hsdf_1 | CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR               | 8.23<br>6.83<br>6.60<br>6.60<br>6.60<br>6.60         | MaxDelay | Slack |        |
| Path<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst<br>piSRst | TvOut_t/synCsyn<br>TvOut_t/sb4vsdf_1<br>TvOut_t/sb4vsdf_1<br>TvOut_t/sb4vsdf_2<br>TvOut_t/sb4hsdf_2<br>TvOut_t/sb4hsdf_0<br>TvOut_t/sb4hsdf_0 | CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR<br>CLR | 8.23<br>6.83<br>6.60<br>6.60<br>6.60<br>6.60<br>6.60 | MaxDelay | Slack |        |

Figure 2-13. Paths Tab

- **4. Select a Path set in the path set grid.** Paths within that set are displayed below in the path grid.
- 5. Select the path you wish to expand in the lower path set grid.

Chapter 2: Using Netlist Viewer

6. Expand the path by double-clicking on the path, or in the Edit menu, click *Expand Path*. the Expanded Paths window opens, as shown in Figure 2-14.

| 🕒 Ехра                                                                                                                                        | anded Paths: 1           |                 |             |          |         |       | <u>- 🗆 ×</u> |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-------------|----------|---------|-------|--------------|--|--|
| File Edit View Window                                                                                                                         |                          |                 |             |          |         |       |              |  |  |
|                                                                                                                                               |                          |                 |             |          |         |       |              |  |  |
| Grid4                                                                                                                                         | Instance                 | Net             | Macro       | Delay    | Буре    | Total | Fanout       |  |  |
| 1                                                                                                                                             | TvOut_lf/oSynCsync:E     | N_750_iZ0       | ADLIB:DFE   | 0.58 (f) | Net Net | 8.23  | 0            |  |  |
|                                                                                                                                               | TvOut_If/N_750_i:Y       |                 | ADLIB:CM8   | 1.06 (f) | Cell    | 7.66  | 1            |  |  |
|                                                                                                                                               | TvOut_lf/N_750_i:S00     | N_750_0         | ADLIB:CM8   | 1.41 (r) | Net     | 6.60  | 0            |  |  |
|                                                                                                                                               | TvOut_lf/un1_i_srst_0:   |                 | ADLIB: AND  | 1.06 (r) | Cell    | 5.19  | 9            |  |  |
|                                                                                                                                               | TvOut_lf/un1_i_srst_0:B  | sglitchfreerst_ | ADLIB: AND  | 1.29 (r) | Net     | 4.13  | 0            |  |  |
|                                                                                                                                               | TvOut_lf:sglitchfreerst_ | sglitchfreerst_ | TvOut       | 0.00 (r) | Net     | 2.84  | 0            |  |  |
|                                                                                                                                               | sglitchfreerst_0_0:Y     |                 | ADLIB:OR2   | 1.04 (r) | Cell    | 2.84  | 2            |  |  |
|                                                                                                                                               | sglitchfreerst_0_0:B     | piSRst_c        | ADLIB:OR2   | 0.92 (f) | Net     | 1.80  | 0            |  |  |
|                                                                                                                                               | piSRst_pad:Y             |                 | ADLIB:INB   | 0.88 (f) | Cell    | 0.88  | 8            |  |  |
|                                                                                                                                               | piSRst_pad:PAD           | piSRst          | ADLIB:INB   | 0.00 (f) | Net     | 0.00  | 0            |  |  |
|                                                                                                                                               | piSRst                   |                 | PrentrPornT | 0 (f)    | Net     | 0.00  | 0            |  |  |
| •                                                                                                                                             |                          |                 |             |          |         |       | Þ            |  |  |
| X<br>TVOut_th/N_760_i<br>TVOut_th/N_760_i<br>TVOut_th/0_SynCsync<br>-D1<br>-D1<br>-D2<br>-D1<br>-D1<br>-D1<br>-D1<br>-D1<br>-D1<br>-D1<br>-D1 |                          |                 |             |          |         |       |              |  |  |
|                                                                                                                                               | Chart Window             |                 |             |          |         |       |              |  |  |

Expanded Path Grid

Figure 2-14. Expanded Paths

The Expanded Paths window displays the path in the Expanded Paths Grid and a graphical representation of the path in the Chart Window.

Using Netlist Viewer with ChipEdit

7. Select an instance in the Expanded Paths grid or in the Chart Window. The instance is highlighted in the Netlist Viewer, as shown in Figure 2-15.



Figure 2-15. Instance in Timer is Highlighted in Netlist Viewer

8. Select the first register in the timer path and locate it in the Netlist Viewer. Follow the entire path in the Netlist Viewer. To mark the path for easy identification and reference, see "Highlighting Groups" on page 26.

# Using Netlist Viewer with ChipEdit

If both the Netlist Viewer and ChipEdit are open, items selected in either tool are selected and highlighted in the other. For more details about ChipEdit, please refer to the *ChipEdit User's Guide*.

#### To use Netlist Viewer with ChipEdit:

1. Start Netlist Viewer. Click on Netlist Viewer in Designer's Design Flow window.



#### Chapter 2: Using Netlist Viewer



Netlist Viewer starts, displaying your netlist, as shown in Figure 2-16.

Figure 2-16. Netlist Viewer Starts

2. Start ChipEdit. From Designer's Flow Window, click ChipEdit.



#### Using Netlist Viewer with ChipEdit

ChipEdit opens in a separate window displaying the logic and I/O modules on the device.as shown in Figure 2-17.



Figure 2-17. ChipEdit Window

Chapter 2: Using Netlist Viewer

**3.** Select a macro or instance in the ChipEdit or Netlist Viewer. The item is selected in the other tool,



Figure 2-18. Item is Selected in Both ChipEdit and Netlist Viewer
# **Netlist Viewer Examples**

The examples in this chapter illustrate common applications for the Netlist Viewer.

## Debugging Simulation Results

The Netlist Viewer is useful for debugging the netlist when simulation results are confusing or unacceptable.

In this example, an unknown (red) signal appears as an output when simulation is performed, as shown in Figure 3-1.



Figure 3-1. Investigating Signal Output

In most cases, this occurs when the output of a flip flop is being fedback into the input without a reset, prset, or clear input. The Netlist Viewer can help you verify that such flip flop configuration exist in the design.

Locating and viewing the flip flops:

**1. Start the Netlist Viewer.** Click *Netlist Viewer* in the Design Flow window. The Netlist Viewer starts and displays your netlist.



2. Zoom to locate the flip flops, as shown in Figure 3-2.

Figure 3-2. Flip Flop Feedback

## Identifying Paths

In this example, the Netlist Viewer is used with Timer to identify the inputs of combinational gates. For more detailed information about Timer, refer to the *Timer User's Guide*.

### To identify these paths:

1. From Designer, start Netlist Viewer. Click *Netlist Viewer* in the Design Flow window. The Netlist Viewer starts and displays your netlist, as shown in Figure 3-3.



Figure 3-3. Starting Netlist Viewer

2. From Designer, start Timer. Click *Timer* in the Designer Flow Window. Timer starts, as shown in Figure 3-4



Figure 3-4. Starting Timer

| Select           | Clock => piClk4Fs                                                                                                                                                                                                    | C                                                                                              |                                                                                                                                                                                                                | •                                                                        |                                                                               |          |       |        |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------|-------|--------|
| Sumr             | nary Clocks Paths                                                                                                                                                                                                    | Breaks                                                                                         | 1                                                                                                                                                                                                              |                                                                          |                                                                               |          |       |        |
| Set              | From                                                                                                                                                                                                                 |                                                                                                | То                                                                                                                                                                                                             | Actual                                                                   | Max Dela                                                                      | y Slack  | ld    |        |
| A                | All Inputs                                                                                                                                                                                                           | All Reg                                                                                        | isters / piClk4Fsc                                                                                                                                                                                             | 8.23                                                                     |                                                                               |          |       |        |
| Α [              | All Registers / piClk4Fsc                                                                                                                                                                                            | All Reg                                                                                        | isters / piClk4Fsc                                                                                                                                                                                             | 11.94                                                                    |                                                                               |          |       |        |
|                  |                                                                                                                                                                                                                      | All Out                                                                                        | puts                                                                                                                                                                                                           | 6.13                                                                     |                                                                               |          |       |        |
| , A              | All Inputs                                                                                                                                                                                                           | All Out                                                                                        | puts                                                                                                                                                                                                           | 16.27                                                                    |                                                                               |          |       |        |
|                  |                                                                                                                                                                                                                      |                                                                                                |                                                                                                                                                                                                                |                                                                          |                                                                               |          |       |        |
| Path             | All Registers / piClk4                                                                                                                                                                                               | IFsc                                                                                           | All Registers / pi                                                                                                                                                                                             | Cik4Fsc   1                                                              | ▼ Actual                                                                      | MaxDelay | Slack | Id     |
| Path             | All Registers / piClk4                                                                                                                                                                                               |                                                                                                | All Registers / pi<br>[vOut_lf/oSynCsync                                                                                                                                                                       |                                                                          | ▼ Actual 11.93                                                                | MaxDelay | Slack | ld     |
| <sup>y</sup> ath |                                                                                                                                                                                                                      | :CLK 1                                                                                         |                                                                                                                                                                                                                | ::D                                                                      |                                                                               | MaxDelay | Slack | ld     |
| Path             | TvOut_lf/sb10vlcntr_0_1                                                                                                                                                                                              | :CLK 1<br>LK 1                                                                                 | rvOut_lf/oSynCsync<br>rvOut_lf/oSynCsync                                                                                                                                                                       | nD<br>nD                                                                 | 11.93                                                                         | MaxDelay | Slack | ld     |
| 2ath             | TvOut_lf/sb10vlcntr_0_1<br>TvOut_lf/sb10vlcntr_0:Cl                                                                                                                                                                  | :CLK   <br>LK   <br>6:CLK                                                                      | rvOut_lf/oSynCsync<br>rvOut_lf/oSynCsync                                                                                                                                                                       | nD<br>nD<br>nD                                                           | 11.93<br>11.81                                                                | MaxDelay | Slack |        |
|                  | TvOut_lf/sb10vlcntr_0_1<br>TvOut_lf/sb10vlcntr_0:Cl<br>TvOut_lf/sb11hdcntr_0_1<br>TvOut_lf/sb10vlcntr_0_1<br>TvOut_lf/sb10vlcntr_0_8                                                                                 | :CLK   1<br>LK   1<br>6:CLK   1<br>:CLR   1<br>:CLK   1                                        | IvOut_If/oSynCsynd<br>IvOut_If/oSynCsynd<br>IvOut_If/oSynCsynd<br>IvOut_If/oSynCsynd<br>IvOut_If/oSynCsynd                                                                                                     | nD<br>nD<br>nD<br>nD<br>nD<br>nD                                         | 11.93<br>11.81<br>11.81<br>11.74<br>11.70                                     | MaxDelay | Slack |        |
| Path             | TvOut_If/sb10vicntr_0_1<br>TvOut_If/sb10vicntr_0:Cl<br>TvOut_If/sb11hdcntr_0_1<br>TvOut_If/sb10vicntr_0_1<br>TvOut_If/sb10vicntr_0_8<br>TvOut_If/sb10vicntr_0:Cl                                                     | :CLK 1<br>LK 1<br>6:CLK 1<br>:CLR 1<br>:CLR 1<br>:CLK 1<br>LR 1                                | VOut_If/oSynCsync<br>VOut_If/oSynCsync<br>VOut_If/oSynCsync<br>VOut_If/oSynCsync<br>VOut_If/oSynCsync<br>VOut_If/oSynCsync                                                                                     | ::D<br>::D<br>::D<br>::D<br>::D<br>::D<br>::D                            | 11.93<br>11.81<br>11.81<br>11.74<br>11.70<br>11.62                            | MaxDelay | Slack | Id<br> |
| Path             | TvOut_If/sb10vlcntr_0_1<br>TvOut_If/sb10vlcntr_0.cl<br>TvOut_If/sb11hdcntr_0_1<br>TvOut_If/sb11bvlcntr_0_1<br>TvOut_If/sb10vlcntr_0_8<br>TvOut_If/sb10vlcntr_0.cl<br>TvOut_If/sb11hdcntr_0_1                         | :CLK 1<br>LK 1<br>6:CLK 1<br>:CLR 1<br>:CLK 1<br>LR 1<br>6:CLR 1                               | VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync                                                                 | ::D   ::D   ::D   ::D   ::D   ::D   ::D   ::D   ::D                      | 11.93<br>11.81<br>11.81<br>11.74<br>11.70<br>11.62<br>11.62                   | MaxDelay | Slack | Id<br> |
| Path             | TvOut_f/sb10vlentr_0_1<br>TvOut_f/sb10vlentr_0.cl<br>TvOut_f/sb11vlentr_0.t<br>TvOut_f/sb10vlentr_0.t<br>TvOut_f/sb10vlentr_0.g<br>TvOut_f/sb10vlentr_0.t<br>TvOut_f/sb11vlentr_0.g                                  | :CLK 1<br>LK 1<br>6:CLK 1<br>:CLR 1<br>:CLK 1<br>LR 1<br>6:CLR 1                               | VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync                                                                 | xD   xD | 11.93<br>11.81<br>11.81<br>11.74<br>11.70<br>11.62<br>11.62<br>11.50          | MaxDelay | Slack |        |
|                  | TvOut_fr/sb10vlontr_0_1<br>TvOut_fr/sb10vlontr_0_0<br>TvOut_fr/sb11hdontr_0_0<br>TvOut_fr/sb10vlontr_0_1<br>TvOut_fr/sb10vlontr_0_0<br>TvOut_fr/sb10vlontr_0_0<br>TvOut_fr/sb10vlontr_0_3<br>TvOut_fr/sb10vlontr_5_0 | :CLK 1<br>LK 1<br>6:CLK 1<br>:CLR 1<br>:CLK 1<br>LR 1<br>6:CLR 1<br>:CLR 1<br>LK 1             | VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync<br>VOUL_If/oSynCsync | SD SD                    | 11.93<br>11.81<br>11.81<br>11.74<br>11.70<br>11.62<br>11.62<br>11.50<br>11.46 | MaxDelay | Slack |        |
|                  | TvOut_f/sb10vlentr_0_1<br>TvOut_f/sb10vlentr_0.cl<br>TvOut_f/sb11vlentr_0.t<br>TvOut_f/sb10vlentr_0.t<br>TvOut_f/sb10vlentr_0.g<br>TvOut_f/sb10vlentr_0.t<br>TvOut_f/sb11vlentr_0.g                                  | :CLK 1<br>LK 1<br>6:CLK 1<br>:CLR 1<br>:CLK 1<br>6:CLR 1<br>6:CLR 1<br>:CLR 1<br>LK 1<br>CLK 1 | VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync<br>(VOut_f/0SynCsync                                                                 | SD SD    | 11.93<br>11.81<br>11.81<br>11.74<br>11.70<br>11.62<br>11.62<br>11.50          | MaxDelay | Slack |        |

3. In Timer, click the *Paths* tab, as shown in Figure 3-5.

Figure 3-5. Timer's Paths Tab

The paths tab displays timing analysis information for four categories of paths, known as "sets," in the upper grid. When a set is selected in this upper grid, the paths within that set are displayed in the lower grid.

**4. Select a Path Set in the upper path set grid.** The paths within that set are displayed in the lower grid.

**5. Expand a path.** Double-click a path in the lower paths grid. The Expanded Paths window opens, as shown in Figure 3-6.



Figure 3-6. Expanding the Path

The Expanded Paths window displays a path in the Expanded Paths Grid and a graphical representation of the path in the Chart Window.



Notice that the inputs of combinational gates are not shown in the Chart Window, as shown in Figure 3-7.

Figure 3-7. Combinational Gates in Timer's Expanded Paths Window

It's useful to know where these paths come from because it might indicate a false path, which never happens during the design and can affect the timing report. It's very useful to know the interaction of other inputs to these macros with the indicated path because it helps in defining the appropriate paths and timing reports.

6. Select the Macro in the Chart window. The macro is located and selected in the Netlist Viewer, as shown in Figure 3-8.



Figure 3-8. Selected Macro is Located and Selected in the Netlist Viewer

7. Using the Netlist Viewer, you can now track the other inputs into the path.

## Viewing Buffers

The Netlist Viewer is useful to see buffers inserted by your synthesis tool due to the high fanout number of some signals.

#### To view inserted buffers:

**1. Start Netlist Viewer.** Click *Netlist Viewer* in the Design Flow window. The Netlist Viewer starts and displays your netlist, as shown in Figure 3-9.



Figure 3-9. Netlist Viewer Starts

In this example, since the fanout of DATAIN and RESET inputs of the design exceeds the specified value in the synthesis tool, Synplicity inserts 2 buffers in

their path to reduce the number of fanout for these signals, as shown in Figure 3-10.



Figure 3-10. Inserted Buffers

- 2. Using Netlist Viewer, you can track these inserted buffers.
- 3. (Optional) Examine the timing effect of these buffers using Timer. Click *Timer* in Designer's Design Flow Window.

# **Product Support**

Actel backs its products with various support services including Customer Service, a Customer Technical Support Center, a web site, an FTP site, electronic mail, and worldwide sales offices. This appendix contains information about contacting Actel and using these support services.

## Actel U.S. Toll-Free Line

Use the Actel toll-free line to contact Actel for sales information, technical support, requests for literature, Customer Service, investor information, and using the Action Facts service.

The Actel toll-free line is (888) 99-ACTEL.

## Customer Service

Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization.

From Northeast and North Central U.S.A., call (408) 522-4480. From Southeast and Southwest U.S.A., call (408) 522-4480. From South Central U.S.A., call (408) 522-4434. From Northwest U.S.A., call (408) 522-4434. From Canada, call (408) 522-4480. From Europe, call (408) 522-4252 or +44 (0) 1276 401500. From Japan, call (408) 522-4743. From the rest of the world, call (408) 522-4743. Fax, from anywhere in the world (408) 522-8044.

## Actel Customer Technical Support Center

Actel staffs its Customer Technical Support Center with highly skilled engineers who can help answer your hardware, software, and design questions. The Customer Technical Support Center spends a great deal of time creating application notes and answers to FAQs. So, before you contact us, please visit our online resources. It is very likely we have already answered your questions.

## Guru Automated Technical Support

Guru is a web-based automated technical support system accessible through the Actel home page (http://www.actel.com/guru/). Guru provides answers to technical questions about Actel products. Many answers include diagrams, illustrations, and links to other resources on the Actel web site.

## Web Site

Actel has a World Wide Web home page where you can browse a variety of technical and non-technical information. The URL is http://www.actel.com.

## Contacting the Customer Technical Support Center

Highly skilled engineers staff the Technical Support Center from 7:00 A.M. to 6:00 P.M., Pacific Time, Monday through Friday. Several ways of contacting the Center follow:

### **Electronic Mail**

You can communicate your technical questions to our e-mail address and receive answers back by e-mail, fax, or phone. Also, if you have design problems, you can e-mail your design files to receive assistance. We constantly monitor the e-mail account throughout the day. When sending your request to us, please be sure to include your full name, company name, and your contact information for efficient processing of your request.

The technical support e-mail address is tech@actel.com.

Contacting the Customer Technical Support Center

### Telephone

Our Technical Support Center answers all calls. The center retrieves information, such as your name, company name, phone number and your question, and then issues a case number. The Center then forwards the information to a queue where the first available application engineer receives the data and returns your call. The phone hours are from 7:00 A.M. to 6:00 P.M., Pacific Time, Monday through Friday. The Technical Support numbers are:

#### (408) 522-4460 (800) 262-1060

Customers needing assistance outside the US time zones can either contact technical support via email (tech@actel.com) or contact a local sales office. Please see our list of Worldwide Sales Offices.

Appendix A: Product Support

## Worldwide Sales Offices

### **Headquarters**

#### Illinois

Actel Corporation 955 East Ârques Avenue Sunnyvale, California 94086 Toll Free: 888.99.ACTEL

Tel: 408.739.1010 Fax: 408.739.1540

#### **US Sales** Offices

#### California

Bay Area Tel: 408.328.2200 Fax: 408.328.2358

Irvine Tel: 949.727.0470 Fax: 949.727.0476

Newbury Park Tel: 805.375.5769 Fax: 805.375.5749

#### Colorado

Tel: 303.420.4335 Fax: 303.420.4336

#### Florida

Tel· 407 977 6846 Fax: 407.977.6847

#### Georgia

Tel: 770.277.4980 Fax: 770.277.5896 Tel: 847.259.1501 Fax: 847.259.1575

#### Massachusetts

Tel: 978.244.3800 Fax: 978.244.3820

Minnesota

Tel: 651.917.9116 Fax: 651.917.9114

#### New Jersey

Tel: 609.517.0304 North Carolina Tel: 919.654.4529 Fax: 919.674.0055

Pennsylvania

### Tel: 215.830.1458

Fax: 215.706.0680

#### Texas

Tel: 972.235.8944 Fax: 972.235.9659

#### International Sales Offices

#### Canada

235 Stafford Rd. West, Suite 106 Nepean, Ontario K2H9C1,

Canada

Tel: 613.726.7575 Fax: 613.726.8666

#### France

361 Avenue General de Gaulle 92147 Clamart Cedex

Tel: +33 (0)1.40.83.11.00 Fax: +33 (0)1.40.94.11.04

#### Germany

Lohweg 27, D-85375 Neufahrn Germany

Tel: +49.(0)81.659.584.0 Fax: +49.(0)81.659.584.10

#### Italy

Via dei Garibaldini 5 20019 Settimo Milanese Milano, Italy Tel: +39 (0)2.3809.3259

Fax: +39 (0)2.3809.3260

#### Japan

EXOS Ebisu Building 4F 1-24-14 Ebisu Shibuya-ku Tokyo 150

Tel: +81 (0)3.3445.7671 Fax: +81 (0)3.3445.7668

#### Korea

30th floor, ASEM Tower, 159-1 Samsung-dong, Kangnam-ku, Seoul, Korea Tel: +82 (0)2.6001.3382 Fax: +82 (0)2.6001.3030

#### United Kingdom

Maxfli Court Riverside Way Camberley, Surrey GU15 3YL United Kingdom Tel: +44 (0)1276.401450 Fax: +44 (0)1276.401490

70

# Index

## Α

Actel FTP site 48 web based technical support 48 web site 48 Actel Manuals viii

### С

Contacting Actel customer service 47 electronic mail 49 technical support 48 toll-free 47 web based technical support 48 Customer service 47

### D

Design Hierarchy View description 13 opening 23 Document Organization vii

## Ε

Electronic mail 49

### Η

Help Actel manuals viii online help x Highlighting an object 24 groups 25 unhighlighting 26

## Μ

Menu commands edit menu 17 file menu 17 view menu 17

### Ν

Navigating going deeper in a design 20 going one level up in a design 21 horizontally though design pages 16 next page, symbol for 22 rising to the top level 21 through pages in a design 16, 21 vertically through a design 15

### Ρ

Product Support ??-vii Product support 47-50 customer applications center 48 customer service 47 electronic mail 49 FTP site 48 technical support 48 toll-free line 47 web site 48

### S

Schematic View description 13 Search View description 14 Searching instance 27 net 27 port 27

#### Index

wildcards 28 Starting Netlist Viewer 11

#### Т

technical support 48 Toll-free line 47 Toolbar 16

## U

Using Netlist Viewer to trace timing paths 29 Using Netlist Viewer with other tools ChipEdit 33 Timer 28

### W

Web based technical support 48