## DFFs are most common

- Most programmable logic families only have DFFs
- + DFF is fastest, simplest (fewest transistors) of FFs  $\,$
- Other FF types (T, JK) can be built from DFFs
- We will use DFFs almost exclusively in this class
- Will always used edge-triggered state elements (FFs), not level sensitive elements (latches).

BR 8/99









- Propagation Delay
  - C2Q: Q will change some propagation delay after change in C. Value of Q is based on D input for DFF.
  - S2Q, R2Q: Q will change some propagation delay after change on S input, R input
  - Note that there is NO propagation delay D2Q for DFF!
  - D is a Synchronous INPUT, no prop delay value for synchronous inputs

BR 8/99









## Setup, Hold Times

- Synchronous inputs (e.g. D) have Setup, Hold time specification with respect to the CLOCK input
- Setup Time: the amount of time the synchronous input (D) must be *stable before* the active edge of clock
- Hold Time: the amount of time the synchronous input (D) must be *stable after* the active edge of clock.

BR 8/99



